Home
last modified time | relevance | path

Searched refs:stage (Results 1 – 25 of 107) sorted by relevance

12345

/Zephyr-latest/subsys/usb/device/class/
Dmsc.c221 static enum Stage stage; variable
272 stage = MSC_READ_CBW; in msd_state_machine_reset()
292 stage = MSC_WAIT_CSW; in sendCSW()
319 stage = MSC_SEND_CSW; in write()
477 if (!length || (stage != MSC_PROCESS_CBW)) { in thread_memory_read_done()
478 csw.Status = (stage == MSC_PROCESS_CBW) ? in thread_memory_read_done()
480 stage = (stage == MSC_PROCESS_CBW) ? MSC_SEND_CSW : stage; in thread_memory_read_done()
622 stage = MSC_PROCESS_CBW; in CBWDecode()
638 stage = MSC_PROCESS_CBW; in CBWDecode()
657 stage = MSC_PROCESS_CBW; in CBWDecode()
[all …]
/Zephyr-latest/arch/arm/core/cortex_m/
Dvector_table_pad.ld8 * Padding inserted after the (first-stage) vector table, so that the
16 * first stage vector table.
/Zephyr-latest/drivers/usb/udc/
Dudc_common.c746 data->stage = CTRL_PIPE_STAGE_SETUP; in udc_enable()
961 return data->stage == CTRL_PIPE_STAGE_DATA_OUT ? true : false; in udc_ctrl_stage_is_data_out()
968 return data->stage == CTRL_PIPE_STAGE_DATA_IN ? true : false; in udc_ctrl_stage_is_data_in()
975 return data->stage == CTRL_PIPE_STAGE_STATUS_OUT ? true : false; in udc_ctrl_stage_is_status_out()
982 return data->stage == CTRL_PIPE_STAGE_STATUS_IN ? true : false; in udc_ctrl_stage_is_status_in()
989 return data->stage == CTRL_PIPE_STAGE_NO_DATA ? true : false; in udc_ctrl_stage_is_no_data()
1015 if (data->stage != CTRL_PIPE_STAGE_SETUP) { in udc_ctrl_update_stage()
1016 LOG_INF("Sequence %u not completed", data->stage); in udc_ctrl_update_stage()
1017 data->stage = CTRL_PIPE_STAGE_SETUP; in udc_ctrl_update_stage()
1049 if (data->stage == CTRL_PIPE_STAGE_DATA_OUT) { in udc_ctrl_update_stage()
[all …]
/Zephyr-latest/drivers/usb/uhc/
Duhc_virtual.c86 if (xfer->stage == UHC_CONTROL_STAGE_SETUP) { in vrt_xfer_control()
102 if (buf != NULL && xfer->stage == UHC_CONTROL_STAGE_DATA) { in vrt_xfer_control()
126 if (xfer->stage == UHC_CONTROL_STAGE_STATUS) { in vrt_xfer_control()
214 xfer->stage = UHC_CONTROL_STAGE_DATA; in vrt_hrslt_success()
216 xfer->stage = UHC_CONTROL_STAGE_STATUS; in vrt_hrslt_success()
221 if (xfer->stage == UHC_CONTROL_STAGE_STATUS) { in vrt_hrslt_success()
233 xfer->stage = UHC_CONTROL_STAGE_STATUS; in vrt_hrslt_success()
249 xfer->stage = UHC_CONTROL_STAGE_STATUS; in vrt_hrslt_success()
Duhc_max3421e.c322 if (xfer->stage == UHC_CONTROL_STAGE_SETUP) { in max3421e_xfer_control()
338 if (buf != NULL && xfer->stage == UHC_CONTROL_STAGE_DATA) { in max3421e_xfer_control()
343 if (xfer->stage == UHC_CONTROL_STAGE_STATUS) { in max3421e_xfer_control()
441 xfer->stage = UHC_CONTROL_STAGE_DATA; in max3421e_hrslt_success()
443 xfer->stage = UHC_CONTROL_STAGE_STATUS; in max3421e_hrslt_success()
466 xfer->stage = UHC_CONTROL_STAGE_STATUS; in max3421e_hrslt_success()
495 xfer->stage = UHC_CONTROL_STAGE_STATUS; in max3421e_hrslt_success()
/Zephyr-latest/drivers/serial/
DKconfig.xen36 console driver (HVC gets inited on PRE_KERNEL_1 stage).
43 Log output will become available on PRE_KERNEL_1 stage. Requires
/Zephyr-latest/boards/sparkfun/pro_micro_rp2040/
Dsparkfun_pro_micro_rp2040.dts32 * the second stage bootloader
41 /* Reserved memory for the second stage bootloader */
/Zephyr-latest/tests/subsys/sensing/
DREADME.rst21 At the current stage, it only supports native_sim.
/Zephyr-latest/doc/build/cmake/
Dindex.rst8 CMake build is done in two stages. The first stage is called
16 **build** stage by executing the generated build scripts. These build scripts
160 :alt: Zephyr's build stage I
171 generated during the configuration phase and the pre-build stage(s)).
175 :alt: Zephyr's build stage II
205 :alt: Zephyr's build stage III
218 :alt: Zephyr's build stage IV
225 The binaries from the previous stage are incomplete, with empty and/or
291 The binary from the previous stage is incomplete, with empty and/or
294 The link from the previous stage is repeated, this time with the missing
[all …]
/Zephyr-latest/boards/intel/socfpga/agilex_socdk/doc/
Dindex.rst52 ATF BL2 is first stage boot loader (FSBL) and ATF BL31 is second stage
/Zephyr-latest/share/sysbuild/
DKconfig22 at an experimental implementation stage.
/Zephyr-latest/samples/subsys/sensing/simple/
DREADME.rst39 At the current stage, it only support native sim.
/Zephyr-latest/boards/wiznet/w5500_evb_pico/
Dw5500_evb_pico.dts87 * the second stage bootloader
96 /* Reserved memory for the second stage bootloader */
/Zephyr-latest/doc/services/debugging/
Dsymtab.rst7 stage that keep tracks of the information about the functions' name and address, for advanced appli…
/Zephyr-latest/modules/hal_rpi_pico/bootloader/
DCMakeLists.txt52 # The second stage bootloader is compiled without kconfig definitions.
/Zephyr-latest/doc/connectivity/bluetooth/api/mesh/
Ddfu.rst81 Upload stage
83 phone or gateway (the Initiator). During the Upload stage, the Initiator transfers the firmware
88 time-consuming Distribution stage. Once the firmware has been uploaded to the Distributor, the
89 Initiator may trigger the Distribution stage at any time.
91 Firmware Capability Check stage (optional)
92 Before starting the Distribution stage, the Initiator may optionally check if Target nodes can
96 Distribution stage
234 The Initiator controls the Upload stage of the DFU protocol, and all Distributor side handling of
237 The Distribution stage is controlled by the Distributor, as implemented by the
/Zephyr-latest/boards/adafruit/kb2040/
Dadafruit_kb2040.dts40 /* Reserved memory for the second stage bootloader */
/Zephyr-latest/boards/waveshare/rp2040_zero/
Drp2040_zero.dts38 /* Reserved memory for the second stage bootloader */
/Zephyr-latest/drivers/interrupt_controller/
DKconfig.loapic54 when the OS starts up, or a previous boot stage has done some IOAPIC
/Zephyr-latest/soc/espressif/common/
DKconfig22 The Simple Boot is a booting method that doesn't need a 2nd stage bootloader.
/Zephyr-latest/boards/seeed/xiao_rp2040/
Dxiao_rp2040.dts73 * 2MB of flash minus the 0x100 used for the second stage bootloader
/Zephyr-latest/cmake/toolchain/arcmwdt/
Dgeneric.cmake27 # On very early stage build system needs to get access to DTC preprocessor.
/Zephyr-latest/boards/raspberrypi/rpi_pico/
Drpi_pico-common.dtsi73 /* Reserved memory for the second stage bootloader */
/Zephyr-latest/boards/adafruit/qt_py_rp2040/
Dadafruit_qt_py_rp2040.dts40 /* Reserved memory for the second stage bootloader */
/Zephyr-latest/include/zephyr/drivers/usb/
Duhc.h69 unsigned int stage : 2; member

12345