Home
last modified time | relevance | path

Searched full:labeled (Results 1 – 25 of 42) sorted by relevance

12

/Zephyr-Core-3.5.0/dts/bindings/gpio/
Dpanasonic,reduced-arduino-header.yaml30 These unconnected pins are labeled "NC" in the mapping above.
40 Arduino UNO layout, labeled from D0 at the bottom to D7 at the top, but D6
44 Arduino UNO layout, labeled from D8 at the bottom through D15 at the top,
Dseeed-xiao-header.yaml14 labeled from 0 at the top through 6 at the bottom.
16 has three power pins, followed by four inputs labeled 10 at the
Darduino-header-r3.yaml15 labeled from A0 at the top through A5 at the bottom.
17 signals labeled from D0 at the bottom D7 at the top;
Dsparkfun-pro-micro-header.yaml12 labeled from 0 at the top through 9 at the bottom.
Darduino-nano-header-r3.yaml12 signals labeled from A0 through A7, as well a digital signal D13. The
/Zephyr-Core-3.5.0/.github/workflows/
Ddo_not_merge.yml5 types: [synchronize, opened, reopened, labeled, unlabeled]
16 echo "Pull request is labeled as 'DNM' or 'TSC'"
Dbackport.yml6 - labeled
21 github.event.action == 'labeled' &&
Dassigner.yml15 - labeled
/Zephyr-Core-3.5.0/boards/arm/particle_xenon/doc/
Dindex.rst81 - ``mesh_feather_i2c1_twi1.dtsi`` exposes TWI1 on labeled Feather
83 - ``mesh_feather_spi_spi1.dtsi`` exposes SPI1 on labeled Feather
85 - ``mesh_feather_spi_spi3.dtsi`` exposes SPI3 on labeled Feather
87 - ``mesh_feather_spi1_spi3.dtsi`` exposes SPI3 on labeled Feather
90 labeled Feather UART pins
91 - ``mesh_xenon_uart2.dtsi`` exposes UARTE1 on labeled Feather
111 * TWI0 enabled on labeled header (SDA/SCL)
125 * UARTE0 enabled RX/TX on labeled header (UART1); add RTS/CTS with overlay
/Zephyr-Core-3.5.0/boards/arm/particle_argon/doc/
Dindex.rst82 - ``mesh_feather_i2c1_twi1.dtsi`` exposes TWI1 on labeled Feather
84 - ``mesh_feather_spi_spi1.dtsi`` exposes SPI1 on labeled Feather
86 - ``mesh_feather_spi_spi3.dtsi`` exposes SPI3 on labeled Feather
88 - ``mesh_feather_spi1_spi3.dtsi`` exposes SPI3 on labeled Feather
91 labeled Feather UART pins
110 * TWI0 enabled on labeled header (SDA/SCL)
124 * UARTE0 enabled RX/TX on labeled header (UART1); add RTS/CTS with overlay
/Zephyr-Core-3.5.0/boards/arm/particle_boron/doc/
Dindex.rst82 - ``mesh_feather_spi_spi3.dtsi`` exposes SPI3 on labeled Feather
84 - ``mesh_feather_spi1_spi3.dtsi`` exposes SPI3 on labeled Feather
87 labeled Feather UART pins
106 * TWI0 enabled on labeled header (SDA/SCL)
120 * UARTE0 enabled RX/TX on labeled header (UART1); add RTS/CTS with overlay
/Zephyr-Core-3.5.0/dts/bindings/interrupt-controller/
Dnxp,s32-wkpu.yaml18 labeled `line_<line_number>`. For example:
/Zephyr-Core-3.5.0/dts/bindings/adc/
Darduino,uno-adc.yaml8 has analog input signals labeled from A0 at the top through A5 at
/Zephyr-Core-3.5.0/samples/boards/bbc_microbit/pong/
DREADME.rst13 micro:bit (labeled A and B). Initially the playing mode is selected: use
/Zephyr-Core-3.5.0/boards/arm/gd32f350r_eval/doc/
Dindex.rst80 - J4: Select 2-3 for both (labeled as ``L``)
81 - J13: Select 1-2 position (labeled as ``USART``)
/Zephyr-Core-3.5.0/boards/arm/sam_e70_xplained/
Dsam_e70_xplained-common.dtsi42 /* The switch is labeled SW300 in the schematic, and labeled
/Zephyr-Core-3.5.0/.github/ISSUE_TEMPLATE/
D007_ext-source.md35 the PR is correctly labeled as "DNM"
/Zephyr-Core-3.5.0/boards/arm/sam_v71_xult/
Dsam_v71_xult-common.dtsi57 /* The switch is labeled SW300/301 in the schematic, and
58 * labeled SW0 on the board, and labeled ERASE User Button
/Zephyr-Core-3.5.0/boards/arm/rddrone_fmuk66/doc/
Dindex.rst102 The K66F SoC has six UARTs. LPUART0 is configured for the console, UART0 is labeled Serial 2,
103 UART2 is labeled GPS, UART4 is labeled Serial 1. Any of these UARTs may be used as the console by
/Zephyr-Core-3.5.0/samples/sensor/sgp40_sht4x/
DREADME.rst65 to the logarithm of the sensors resistance, hence it is labeled as [a.u.]
/Zephyr-Core-3.5.0/dts/bindings/pinctrl/
Dnxp,s32k3-pinctrl.yaml8 the pin function selection and pin properties. This node, labeled 'pinctrl' in
Dnxp,s32ze-pinctrl.yaml8 the pin function selection and pin properties. This node, labeled 'pinctrl' in
/Zephyr-Core-3.5.0/samples/drivers/spi_flash_at45/
DREADME.rst97 of AT45 family chips but only the one labeled "DATAFLASH_1" is required
/Zephyr-Core-3.5.0/samples/drivers/soc_flash_nrf/
DREADME.rst24 defined over that internal flash labeled `slot1_partition`, when
/Zephyr-Core-3.5.0/boards/riscv/gd32vf103c_starter/doc/
Dindex.rst77 - JP5/6: Select 1-2 positions (labeled as ``USART0``)

12