Home
last modified time | relevance | path

Searched defs:LPSPI_CFGR1_MASTER_MASK (Results 1 – 25 of 60) sorted by relevance

123

/hal_nxp-3.5.0/s32/drivers/s32k3/BaseNXP/header/
DS32K344_LPSPI.h360 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE14Z4/
DMKE14Z4.h5193 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE15Z4/
DMKE15Z4.h5194 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE12Z7/
DMKE12Z7.h8217 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE16Z4/
DMKE16Z4.h5192 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE13Z7/
DMKE13Z7.h8219 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE17Z7/
DMKE17Z7.h8221 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE14Z7/
DMKE14Z7.h7757 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE15Z7/
DMKE15Z7.h7759 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE16F16/
DMKE16F16.h11400 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE14F16/
DMKE14F16.h10401 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MKE18F16/
DMKE18F16.h11405 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/K32L2A31A/
DK32L2A31A.h9119 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/K32L2A41A/
DK32L2A41A.h9119 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/K32L3A60/
DK32L3A60_cm0plus.h10775 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
DK32L3A60_cm4.h11410 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1011/
DMIMXRT1011.h19852 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MCIMX7U5/
DMCIMX7U5_cm4.h13710 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MCIMX7U3/
DMCIMX7U3_cm4.h13709 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1015/
DMIMXRT1015.h22890 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1021/
DMIMXRT1021.h27053 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1024/
DMIMXRT1024.h27036 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1041/
DMIMXRT1041.h29587 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1051/
DMIMXRT1051.h28086 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro
/hal_nxp-3.5.0/mcux/mcux-sdk/devices/MIMXRT1052/
DMIMXRT1052.h30793 #define LPSPI_CFGR1_MASTER_MASK (0x1U) macro

123