Home
last modified time | relevance | path

Searched defs:DCR (Results 1 – 25 of 279) sorted by relevance

12345678910>>...12

/hal_stm32-latest/stm32cube/stm32h5xx/drivers/include/
Dstm32h5xx_hal_i3c.h383 uint32_t DCR; /*!< Device Characteristics Register */ member
/hal_stm32-latest/stm32cube/stm32h7rsxx/drivers/include/
Dstm32h7rsxx_hal_i3c.h383 uint32_t DCR; /*!< Device Characteristics Register */ member
/hal_stm32-latest/stm32cube/stm32n6xx/drivers/include/
Dstm32n6xx_hal_i3c.h383 uint32_t DCR; /*!< Device Characteristics Register */ member
/hal_stm32-latest/stm32cube/stm32f0xx/soc/
Dstm32f030x6.h382 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32f030x8.h388 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32f031x6.h392 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32f030xc.h394 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32f038xx.h391 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32f070x6.h384 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32f070xb.h393 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
/hal_stm32-latest/stm32cube/stm32f1xx/soc/
Dstm32f101x6.h419 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0… member
Dstm32f101xb.h424 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0… member
Dstm32f100xb.h467 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0… member
Dstm32f100xe.h533 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0… member
/hal_stm32-latest/stm32cube/stm32l4xx/soc/
Dstm32l422xx.h480 …__IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset… member
682 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32l412xx.h479 …__IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset… member
681 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
/hal_stm32-latest/stm32cube/stm32l0xx/soc/
Dstm32l010x8.h421 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32l010xb.h422 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32l011xx.h436 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32l021xx.h455 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32l010x4.h421 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32l010x6.h421 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32l041xx.h456 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
Dstm32l081xx.h487 …__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member
/hal_stm32-latest/stm32cube/stm32wbxx/soc/
Dstm32wb35xx.h425 …__IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset… member
625 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ member

12345678910>>...12