1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
9
10 #define pr_fmt(fmt) "irq-mips-gic: " fmt
11
12 #include <linux/bitmap.h>
13 #include <linux/clocksource.h>
14 #include <linux/cpuhotplug.h>
15 #include <linux/init.h>
16 #include <linux/interrupt.h>
17 #include <linux/irq.h>
18 #include <linux/irqchip.h>
19 #include <linux/irqdomain.h>
20 #include <linux/of_address.h>
21 #include <linux/percpu.h>
22 #include <linux/sched.h>
23 #include <linux/smp.h>
24
25 #include <asm/mips-cps.h>
26 #include <asm/setup.h>
27 #include <asm/traps.h>
28
29 #include <dt-bindings/interrupt-controller/mips-gic.h>
30
31 #define GIC_MAX_INTRS 256
32 #define GIC_MAX_LONGS BITS_TO_LONGS(GIC_MAX_INTRS)
33
34 /* Add 2 to convert GIC CPU pin to core interrupt */
35 #define GIC_CPU_PIN_OFFSET 2
36
37 /* Mapped interrupt to pin X, then GIC will generate the vector (X+1). */
38 #define GIC_PIN_TO_VEC_OFFSET 1
39
40 /* Convert between local/shared IRQ number and GIC HW IRQ number. */
41 #define GIC_LOCAL_HWIRQ_BASE 0
42 #define GIC_LOCAL_TO_HWIRQ(x) (GIC_LOCAL_HWIRQ_BASE + (x))
43 #define GIC_HWIRQ_TO_LOCAL(x) ((x) - GIC_LOCAL_HWIRQ_BASE)
44 #define GIC_SHARED_HWIRQ_BASE GIC_NUM_LOCAL_INTRS
45 #define GIC_SHARED_TO_HWIRQ(x) (GIC_SHARED_HWIRQ_BASE + (x))
46 #define GIC_HWIRQ_TO_SHARED(x) ((x) - GIC_SHARED_HWIRQ_BASE)
47
48 void __iomem *mips_gic_base;
49
50 static DEFINE_PER_CPU_READ_MOSTLY(unsigned long[GIC_MAX_LONGS], pcpu_masks);
51
52 static DEFINE_SPINLOCK(gic_lock);
53 static struct irq_domain *gic_irq_domain;
54 static struct irq_domain *gic_ipi_domain;
55 static int gic_shared_intrs;
56 static unsigned int gic_cpu_pin;
57 static unsigned int timer_cpu_pin;
58 static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
59 static DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS);
60 static DECLARE_BITMAP(ipi_available, GIC_MAX_INTRS);
61
62 static struct gic_all_vpes_chip_data {
63 u32 map;
64 bool mask;
65 } gic_all_vpes_chip_data[GIC_NUM_LOCAL_INTRS];
66
gic_clear_pcpu_masks(unsigned int intr)67 static void gic_clear_pcpu_masks(unsigned int intr)
68 {
69 unsigned int i;
70
71 /* Clear the interrupt's bit in all pcpu_masks */
72 for_each_possible_cpu(i)
73 clear_bit(intr, per_cpu_ptr(pcpu_masks, i));
74 }
75
gic_local_irq_is_routable(int intr)76 static bool gic_local_irq_is_routable(int intr)
77 {
78 u32 vpe_ctl;
79
80 /* All local interrupts are routable in EIC mode. */
81 if (cpu_has_veic)
82 return true;
83
84 vpe_ctl = read_gic_vl_ctl();
85 switch (intr) {
86 case GIC_LOCAL_INT_TIMER:
87 return vpe_ctl & GIC_VX_CTL_TIMER_ROUTABLE;
88 case GIC_LOCAL_INT_PERFCTR:
89 return vpe_ctl & GIC_VX_CTL_PERFCNT_ROUTABLE;
90 case GIC_LOCAL_INT_FDC:
91 return vpe_ctl & GIC_VX_CTL_FDC_ROUTABLE;
92 case GIC_LOCAL_INT_SWINT0:
93 case GIC_LOCAL_INT_SWINT1:
94 return vpe_ctl & GIC_VX_CTL_SWINT_ROUTABLE;
95 default:
96 return true;
97 }
98 }
99
gic_bind_eic_interrupt(int irq,int set)100 static void gic_bind_eic_interrupt(int irq, int set)
101 {
102 /* Convert irq vector # to hw int # */
103 irq -= GIC_PIN_TO_VEC_OFFSET;
104
105 /* Set irq to use shadow set */
106 write_gic_vl_eic_shadow_set(irq, set);
107 }
108
gic_send_ipi(struct irq_data * d,unsigned int cpu)109 static void gic_send_ipi(struct irq_data *d, unsigned int cpu)
110 {
111 irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d));
112
113 write_gic_wedge(GIC_WEDGE_RW | hwirq);
114 }
115
gic_get_c0_compare_int(void)116 int gic_get_c0_compare_int(void)
117 {
118 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
119 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
120 return irq_create_mapping(gic_irq_domain,
121 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
122 }
123
gic_get_c0_perfcount_int(void)124 int gic_get_c0_perfcount_int(void)
125 {
126 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
127 /* Is the performance counter shared with the timer? */
128 if (cp0_perfcount_irq < 0)
129 return -1;
130 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
131 }
132 return irq_create_mapping(gic_irq_domain,
133 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
134 }
135
gic_get_c0_fdc_int(void)136 int gic_get_c0_fdc_int(void)
137 {
138 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
139 /* Is the FDC IRQ even present? */
140 if (cp0_fdc_irq < 0)
141 return -1;
142 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
143 }
144
145 return irq_create_mapping(gic_irq_domain,
146 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
147 }
148
gic_handle_shared_int(bool chained)149 static void gic_handle_shared_int(bool chained)
150 {
151 unsigned int intr;
152 unsigned long *pcpu_mask;
153 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
154
155 /* Get per-cpu bitmaps */
156 pcpu_mask = this_cpu_ptr(pcpu_masks);
157
158 if (mips_cm_is64)
159 __ioread64_copy(pending, addr_gic_pend(),
160 DIV_ROUND_UP(gic_shared_intrs, 64));
161 else
162 __ioread32_copy(pending, addr_gic_pend(),
163 DIV_ROUND_UP(gic_shared_intrs, 32));
164
165 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
166
167 for_each_set_bit(intr, pending, gic_shared_intrs) {
168 if (chained)
169 generic_handle_domain_irq(gic_irq_domain,
170 GIC_SHARED_TO_HWIRQ(intr));
171 else
172 do_domain_IRQ(gic_irq_domain,
173 GIC_SHARED_TO_HWIRQ(intr));
174 }
175 }
176
gic_mask_irq(struct irq_data * d)177 static void gic_mask_irq(struct irq_data *d)
178 {
179 unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
180
181 write_gic_rmask(intr);
182 gic_clear_pcpu_masks(intr);
183 }
184
gic_unmask_irq(struct irq_data * d)185 static void gic_unmask_irq(struct irq_data *d)
186 {
187 unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
188 unsigned int cpu;
189
190 write_gic_smask(intr);
191
192 gic_clear_pcpu_masks(intr);
193 cpu = cpumask_first(irq_data_get_effective_affinity_mask(d));
194 set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
195 }
196
gic_ack_irq(struct irq_data * d)197 static void gic_ack_irq(struct irq_data *d)
198 {
199 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
200
201 write_gic_wedge(irq);
202 }
203
gic_set_type(struct irq_data * d,unsigned int type)204 static int gic_set_type(struct irq_data *d, unsigned int type)
205 {
206 unsigned int irq, pol, trig, dual;
207 unsigned long flags;
208
209 irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
210
211 spin_lock_irqsave(&gic_lock, flags);
212 switch (type & IRQ_TYPE_SENSE_MASK) {
213 case IRQ_TYPE_EDGE_FALLING:
214 pol = GIC_POL_FALLING_EDGE;
215 trig = GIC_TRIG_EDGE;
216 dual = GIC_DUAL_SINGLE;
217 break;
218 case IRQ_TYPE_EDGE_RISING:
219 pol = GIC_POL_RISING_EDGE;
220 trig = GIC_TRIG_EDGE;
221 dual = GIC_DUAL_SINGLE;
222 break;
223 case IRQ_TYPE_EDGE_BOTH:
224 pol = 0; /* Doesn't matter */
225 trig = GIC_TRIG_EDGE;
226 dual = GIC_DUAL_DUAL;
227 break;
228 case IRQ_TYPE_LEVEL_LOW:
229 pol = GIC_POL_ACTIVE_LOW;
230 trig = GIC_TRIG_LEVEL;
231 dual = GIC_DUAL_SINGLE;
232 break;
233 case IRQ_TYPE_LEVEL_HIGH:
234 default:
235 pol = GIC_POL_ACTIVE_HIGH;
236 trig = GIC_TRIG_LEVEL;
237 dual = GIC_DUAL_SINGLE;
238 break;
239 }
240
241 change_gic_pol(irq, pol);
242 change_gic_trig(irq, trig);
243 change_gic_dual(irq, dual);
244
245 if (trig == GIC_TRIG_EDGE)
246 irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller,
247 handle_edge_irq, NULL);
248 else
249 irq_set_chip_handler_name_locked(d, &gic_level_irq_controller,
250 handle_level_irq, NULL);
251 spin_unlock_irqrestore(&gic_lock, flags);
252
253 return 0;
254 }
255
256 #ifdef CONFIG_SMP
gic_set_affinity(struct irq_data * d,const struct cpumask * cpumask,bool force)257 static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
258 bool force)
259 {
260 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
261 unsigned long flags;
262 unsigned int cpu;
263
264 cpu = cpumask_first_and(cpumask, cpu_online_mask);
265 if (cpu >= NR_CPUS)
266 return -EINVAL;
267
268 /* Assumption : cpumask refers to a single CPU */
269 spin_lock_irqsave(&gic_lock, flags);
270
271 /* Re-route this IRQ */
272 write_gic_map_vp(irq, BIT(mips_cm_vp_id(cpu)));
273
274 /* Update the pcpu_masks */
275 gic_clear_pcpu_masks(irq);
276 if (read_gic_mask(irq))
277 set_bit(irq, per_cpu_ptr(pcpu_masks, cpu));
278
279 irq_data_update_effective_affinity(d, cpumask_of(cpu));
280 spin_unlock_irqrestore(&gic_lock, flags);
281
282 return IRQ_SET_MASK_OK;
283 }
284 #endif
285
286 static struct irq_chip gic_level_irq_controller = {
287 .name = "MIPS GIC",
288 .irq_mask = gic_mask_irq,
289 .irq_unmask = gic_unmask_irq,
290 .irq_set_type = gic_set_type,
291 #ifdef CONFIG_SMP
292 .irq_set_affinity = gic_set_affinity,
293 #endif
294 };
295
296 static struct irq_chip gic_edge_irq_controller = {
297 .name = "MIPS GIC",
298 .irq_ack = gic_ack_irq,
299 .irq_mask = gic_mask_irq,
300 .irq_unmask = gic_unmask_irq,
301 .irq_set_type = gic_set_type,
302 #ifdef CONFIG_SMP
303 .irq_set_affinity = gic_set_affinity,
304 #endif
305 .ipi_send_single = gic_send_ipi,
306 };
307
gic_handle_local_int(bool chained)308 static void gic_handle_local_int(bool chained)
309 {
310 unsigned long pending, masked;
311 unsigned int intr;
312
313 pending = read_gic_vl_pend();
314 masked = read_gic_vl_mask();
315
316 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
317
318 for_each_set_bit(intr, &pending, GIC_NUM_LOCAL_INTRS) {
319 if (chained)
320 generic_handle_domain_irq(gic_irq_domain,
321 GIC_LOCAL_TO_HWIRQ(intr));
322 else
323 do_domain_IRQ(gic_irq_domain,
324 GIC_LOCAL_TO_HWIRQ(intr));
325 }
326 }
327
gic_mask_local_irq(struct irq_data * d)328 static void gic_mask_local_irq(struct irq_data *d)
329 {
330 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
331
332 write_gic_vl_rmask(BIT(intr));
333 }
334
gic_unmask_local_irq(struct irq_data * d)335 static void gic_unmask_local_irq(struct irq_data *d)
336 {
337 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
338
339 write_gic_vl_smask(BIT(intr));
340 }
341
342 static struct irq_chip gic_local_irq_controller = {
343 .name = "MIPS GIC Local",
344 .irq_mask = gic_mask_local_irq,
345 .irq_unmask = gic_unmask_local_irq,
346 };
347
gic_mask_local_irq_all_vpes(struct irq_data * d)348 static void gic_mask_local_irq_all_vpes(struct irq_data *d)
349 {
350 struct gic_all_vpes_chip_data *cd;
351 unsigned long flags;
352 int intr, cpu;
353
354 intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
355 cd = irq_data_get_irq_chip_data(d);
356 cd->mask = false;
357
358 spin_lock_irqsave(&gic_lock, flags);
359 for_each_online_cpu(cpu) {
360 write_gic_vl_other(mips_cm_vp_id(cpu));
361 write_gic_vo_rmask(BIT(intr));
362 }
363 spin_unlock_irqrestore(&gic_lock, flags);
364 }
365
gic_unmask_local_irq_all_vpes(struct irq_data * d)366 static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
367 {
368 struct gic_all_vpes_chip_data *cd;
369 unsigned long flags;
370 int intr, cpu;
371
372 intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
373 cd = irq_data_get_irq_chip_data(d);
374 cd->mask = true;
375
376 spin_lock_irqsave(&gic_lock, flags);
377 for_each_online_cpu(cpu) {
378 write_gic_vl_other(mips_cm_vp_id(cpu));
379 write_gic_vo_smask(BIT(intr));
380 }
381 spin_unlock_irqrestore(&gic_lock, flags);
382 }
383
gic_all_vpes_irq_cpu_online(struct irq_data * d)384 static void gic_all_vpes_irq_cpu_online(struct irq_data *d)
385 {
386 struct gic_all_vpes_chip_data *cd;
387 unsigned int intr;
388
389 intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
390 cd = irq_data_get_irq_chip_data(d);
391
392 write_gic_vl_map(mips_gic_vx_map_reg(intr), cd->map);
393 if (cd->mask)
394 write_gic_vl_smask(BIT(intr));
395 }
396
397 static struct irq_chip gic_all_vpes_local_irq_controller = {
398 .name = "MIPS GIC Local",
399 .irq_mask = gic_mask_local_irq_all_vpes,
400 .irq_unmask = gic_unmask_local_irq_all_vpes,
401 .irq_cpu_online = gic_all_vpes_irq_cpu_online,
402 };
403
__gic_irq_dispatch(void)404 static void __gic_irq_dispatch(void)
405 {
406 gic_handle_local_int(false);
407 gic_handle_shared_int(false);
408 }
409
gic_irq_dispatch(struct irq_desc * desc)410 static void gic_irq_dispatch(struct irq_desc *desc)
411 {
412 gic_handle_local_int(true);
413 gic_handle_shared_int(true);
414 }
415
gic_shared_irq_domain_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw,unsigned int cpu)416 static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
417 irq_hw_number_t hw, unsigned int cpu)
418 {
419 int intr = GIC_HWIRQ_TO_SHARED(hw);
420 struct irq_data *data;
421 unsigned long flags;
422
423 data = irq_get_irq_data(virq);
424
425 spin_lock_irqsave(&gic_lock, flags);
426 write_gic_map_pin(intr, GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin);
427 write_gic_map_vp(intr, BIT(mips_cm_vp_id(cpu)));
428 irq_data_update_effective_affinity(data, cpumask_of(cpu));
429 spin_unlock_irqrestore(&gic_lock, flags);
430
431 return 0;
432 }
433
gic_irq_domain_xlate(struct irq_domain * d,struct device_node * ctrlr,const u32 * intspec,unsigned int intsize,irq_hw_number_t * out_hwirq,unsigned int * out_type)434 static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
435 const u32 *intspec, unsigned int intsize,
436 irq_hw_number_t *out_hwirq,
437 unsigned int *out_type)
438 {
439 if (intsize != 3)
440 return -EINVAL;
441
442 if (intspec[0] == GIC_SHARED)
443 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
444 else if (intspec[0] == GIC_LOCAL)
445 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
446 else
447 return -EINVAL;
448 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
449
450 return 0;
451 }
452
gic_irq_domain_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hwirq)453 static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
454 irq_hw_number_t hwirq)
455 {
456 struct gic_all_vpes_chip_data *cd;
457 unsigned long flags;
458 unsigned int intr;
459 int err, cpu;
460 u32 map;
461
462 if (hwirq >= GIC_SHARED_HWIRQ_BASE) {
463 /* verify that shared irqs don't conflict with an IPI irq */
464 if (test_bit(GIC_HWIRQ_TO_SHARED(hwirq), ipi_resrv))
465 return -EBUSY;
466
467 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
468 &gic_level_irq_controller,
469 NULL);
470 if (err)
471 return err;
472
473 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq)));
474 return gic_shared_irq_domain_map(d, virq, hwirq, 0);
475 }
476
477 intr = GIC_HWIRQ_TO_LOCAL(hwirq);
478 map = GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin;
479
480 switch (intr) {
481 case GIC_LOCAL_INT_TIMER:
482 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
483 map = GIC_MAP_PIN_MAP_TO_PIN | timer_cpu_pin;
484 fallthrough;
485 case GIC_LOCAL_INT_PERFCTR:
486 case GIC_LOCAL_INT_FDC:
487 /*
488 * HACK: These are all really percpu interrupts, but
489 * the rest of the MIPS kernel code does not use the
490 * percpu IRQ API for them.
491 */
492 cd = &gic_all_vpes_chip_data[intr];
493 cd->map = map;
494 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
495 &gic_all_vpes_local_irq_controller,
496 cd);
497 if (err)
498 return err;
499
500 irq_set_handler(virq, handle_percpu_irq);
501 break;
502
503 default:
504 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
505 &gic_local_irq_controller,
506 NULL);
507 if (err)
508 return err;
509
510 irq_set_handler(virq, handle_percpu_devid_irq);
511 irq_set_percpu_devid(virq);
512 break;
513 }
514
515 if (!gic_local_irq_is_routable(intr))
516 return -EPERM;
517
518 spin_lock_irqsave(&gic_lock, flags);
519 for_each_online_cpu(cpu) {
520 write_gic_vl_other(mips_cm_vp_id(cpu));
521 write_gic_vo_map(mips_gic_vx_map_reg(intr), map);
522 }
523 spin_unlock_irqrestore(&gic_lock, flags);
524
525 return 0;
526 }
527
gic_irq_domain_alloc(struct irq_domain * d,unsigned int virq,unsigned int nr_irqs,void * arg)528 static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq,
529 unsigned int nr_irqs, void *arg)
530 {
531 struct irq_fwspec *fwspec = arg;
532 irq_hw_number_t hwirq;
533
534 if (fwspec->param[0] == GIC_SHARED)
535 hwirq = GIC_SHARED_TO_HWIRQ(fwspec->param[1]);
536 else
537 hwirq = GIC_LOCAL_TO_HWIRQ(fwspec->param[1]);
538
539 return gic_irq_domain_map(d, virq, hwirq);
540 }
541
gic_irq_domain_free(struct irq_domain * d,unsigned int virq,unsigned int nr_irqs)542 void gic_irq_domain_free(struct irq_domain *d, unsigned int virq,
543 unsigned int nr_irqs)
544 {
545 }
546
547 static const struct irq_domain_ops gic_irq_domain_ops = {
548 .xlate = gic_irq_domain_xlate,
549 .alloc = gic_irq_domain_alloc,
550 .free = gic_irq_domain_free,
551 .map = gic_irq_domain_map,
552 };
553
gic_ipi_domain_xlate(struct irq_domain * d,struct device_node * ctrlr,const u32 * intspec,unsigned int intsize,irq_hw_number_t * out_hwirq,unsigned int * out_type)554 static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
555 const u32 *intspec, unsigned int intsize,
556 irq_hw_number_t *out_hwirq,
557 unsigned int *out_type)
558 {
559 /*
560 * There's nothing to translate here. hwirq is dynamically allocated and
561 * the irq type is always edge triggered.
562 * */
563 *out_hwirq = 0;
564 *out_type = IRQ_TYPE_EDGE_RISING;
565
566 return 0;
567 }
568
gic_ipi_domain_alloc(struct irq_domain * d,unsigned int virq,unsigned int nr_irqs,void * arg)569 static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq,
570 unsigned int nr_irqs, void *arg)
571 {
572 struct cpumask *ipimask = arg;
573 irq_hw_number_t hwirq, base_hwirq;
574 int cpu, ret, i;
575
576 base_hwirq = find_first_bit(ipi_available, gic_shared_intrs);
577 if (base_hwirq == gic_shared_intrs)
578 return -ENOMEM;
579
580 /* check that we have enough space */
581 for (i = base_hwirq; i < nr_irqs; i++) {
582 if (!test_bit(i, ipi_available))
583 return -EBUSY;
584 }
585 bitmap_clear(ipi_available, base_hwirq, nr_irqs);
586
587 /* map the hwirq for each cpu consecutively */
588 i = 0;
589 for_each_cpu(cpu, ipimask) {
590 hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i);
591
592 ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq,
593 &gic_edge_irq_controller,
594 NULL);
595 if (ret)
596 goto error;
597
598 ret = irq_domain_set_hwirq_and_chip(d->parent, virq + i, hwirq,
599 &gic_edge_irq_controller,
600 NULL);
601 if (ret)
602 goto error;
603
604 ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING);
605 if (ret)
606 goto error;
607
608 ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu);
609 if (ret)
610 goto error;
611
612 i++;
613 }
614
615 return 0;
616 error:
617 bitmap_set(ipi_available, base_hwirq, nr_irqs);
618 return ret;
619 }
620
gic_ipi_domain_free(struct irq_domain * d,unsigned int virq,unsigned int nr_irqs)621 static void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq,
622 unsigned int nr_irqs)
623 {
624 irq_hw_number_t base_hwirq;
625 struct irq_data *data;
626
627 data = irq_get_irq_data(virq);
628 if (!data)
629 return;
630
631 base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data));
632 bitmap_set(ipi_available, base_hwirq, nr_irqs);
633 }
634
gic_ipi_domain_match(struct irq_domain * d,struct device_node * node,enum irq_domain_bus_token bus_token)635 static int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node,
636 enum irq_domain_bus_token bus_token)
637 {
638 bool is_ipi;
639
640 switch (bus_token) {
641 case DOMAIN_BUS_IPI:
642 is_ipi = d->bus_token == bus_token;
643 return (!node || to_of_node(d->fwnode) == node) && is_ipi;
644 break;
645 default:
646 return 0;
647 }
648 }
649
650 static const struct irq_domain_ops gic_ipi_domain_ops = {
651 .xlate = gic_ipi_domain_xlate,
652 .alloc = gic_ipi_domain_alloc,
653 .free = gic_ipi_domain_free,
654 .match = gic_ipi_domain_match,
655 };
656
gic_cpu_startup(unsigned int cpu)657 static int gic_cpu_startup(unsigned int cpu)
658 {
659 /* Enable or disable EIC */
660 change_gic_vl_ctl(GIC_VX_CTL_EIC,
661 cpu_has_veic ? GIC_VX_CTL_EIC : 0);
662
663 /* Clear all local IRQ masks (ie. disable all local interrupts) */
664 write_gic_vl_rmask(~0);
665
666 /* Invoke irq_cpu_online callbacks to enable desired interrupts */
667 irq_cpu_online();
668
669 return 0;
670 }
671
gic_of_init(struct device_node * node,struct device_node * parent)672 static int __init gic_of_init(struct device_node *node,
673 struct device_node *parent)
674 {
675 unsigned int cpu_vec, i, gicconfig, v[2], num_ipis;
676 unsigned long reserved;
677 phys_addr_t gic_base;
678 struct resource res;
679 size_t gic_len;
680
681 /* Find the first available CPU vector. */
682 i = 0;
683 reserved = (C_SW0 | C_SW1) >> __ffs(C_SW0);
684 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
685 i++, &cpu_vec))
686 reserved |= BIT(cpu_vec);
687
688 cpu_vec = find_first_zero_bit(&reserved, hweight_long(ST0_IM));
689 if (cpu_vec == hweight_long(ST0_IM)) {
690 pr_err("No CPU vectors available\n");
691 return -ENODEV;
692 }
693
694 if (of_address_to_resource(node, 0, &res)) {
695 /*
696 * Probe the CM for the GIC base address if not specified
697 * in the device-tree.
698 */
699 if (mips_cm_present()) {
700 gic_base = read_gcr_gic_base() &
701 ~CM_GCR_GIC_BASE_GICEN;
702 gic_len = 0x20000;
703 pr_warn("Using inherited base address %pa\n",
704 &gic_base);
705 } else {
706 pr_err("Failed to get memory range\n");
707 return -ENODEV;
708 }
709 } else {
710 gic_base = res.start;
711 gic_len = resource_size(&res);
712 }
713
714 if (mips_cm_present()) {
715 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN);
716 /* Ensure GIC region is enabled before trying to access it */
717 __sync();
718 }
719
720 mips_gic_base = ioremap(gic_base, gic_len);
721
722 gicconfig = read_gic_config();
723 gic_shared_intrs = gicconfig & GIC_CONFIG_NUMINTERRUPTS;
724 gic_shared_intrs >>= __ffs(GIC_CONFIG_NUMINTERRUPTS);
725 gic_shared_intrs = (gic_shared_intrs + 1) * 8;
726
727 if (cpu_has_veic) {
728 /* Always use vector 1 in EIC mode */
729 gic_cpu_pin = 0;
730 timer_cpu_pin = gic_cpu_pin;
731 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
732 __gic_irq_dispatch);
733 } else {
734 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
735 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
736 gic_irq_dispatch);
737 /*
738 * With the CMP implementation of SMP (deprecated), other CPUs
739 * are started by the bootloader and put into a timer based
740 * waiting poll loop. We must not re-route those CPU's local
741 * timer interrupts as the wait instruction will never finish,
742 * so just handle whatever CPU interrupt it is routed to by
743 * default.
744 *
745 * This workaround should be removed when CMP support is
746 * dropped.
747 */
748 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
749 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
750 timer_cpu_pin = read_gic_vl_timer_map() & GIC_MAP_PIN_MAP;
751 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
752 GIC_CPU_PIN_OFFSET +
753 timer_cpu_pin,
754 gic_irq_dispatch);
755 } else {
756 timer_cpu_pin = gic_cpu_pin;
757 }
758 }
759
760 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
761 gic_shared_intrs, 0,
762 &gic_irq_domain_ops, NULL);
763 if (!gic_irq_domain) {
764 pr_err("Failed to add IRQ domain");
765 return -ENXIO;
766 }
767
768 gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain,
769 IRQ_DOMAIN_FLAG_IPI_PER_CPU,
770 GIC_NUM_LOCAL_INTRS + gic_shared_intrs,
771 node, &gic_ipi_domain_ops, NULL);
772 if (!gic_ipi_domain) {
773 pr_err("Failed to add IPI domain");
774 return -ENXIO;
775 }
776
777 irq_domain_update_bus_token(gic_ipi_domain, DOMAIN_BUS_IPI);
778
779 if (node &&
780 !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) {
781 bitmap_set(ipi_resrv, v[0], v[1]);
782 } else {
783 /*
784 * Reserve 2 interrupts per possible CPU/VP for use as IPIs,
785 * meeting the requirements of arch/mips SMP.
786 */
787 num_ipis = 2 * num_possible_cpus();
788 bitmap_set(ipi_resrv, gic_shared_intrs - num_ipis, num_ipis);
789 }
790
791 bitmap_copy(ipi_available, ipi_resrv, GIC_MAX_INTRS);
792
793 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
794
795 /* Setup defaults */
796 for (i = 0; i < gic_shared_intrs; i++) {
797 change_gic_pol(i, GIC_POL_ACTIVE_HIGH);
798 change_gic_trig(i, GIC_TRIG_LEVEL);
799 write_gic_rmask(i);
800 }
801
802 return cpuhp_setup_state(CPUHP_AP_IRQ_MIPS_GIC_STARTING,
803 "irqchip/mips/gic:starting",
804 gic_cpu_startup, NULL);
805 }
806 IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);
807