1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3 * Copyright (c) 2016-2017 NVIDIA Corporation
4 *
5 * Author: Thierry Reding <treding@nvidia.com>
6 */
7
8 #include <linux/gpio/driver.h>
9 #include <linux/interrupt.h>
10 #include <linux/irq.h>
11 #include <linux/module.h>
12 #include <linux/of_device.h>
13 #include <linux/platform_device.h>
14
15 #include <dt-bindings/gpio/tegra186-gpio.h>
16 #include <dt-bindings/gpio/tegra194-gpio.h>
17
18 /* security registers */
19 #define TEGRA186_GPIO_CTL_SCR 0x0c
20 #define TEGRA186_GPIO_CTL_SCR_SEC_WEN BIT(28)
21 #define TEGRA186_GPIO_CTL_SCR_SEC_REN BIT(27)
22
23 #define TEGRA186_GPIO_INT_ROUTE_MAPPING(p, x) (0x14 + (p) * 0x20 + (x) * 4)
24
25 /* control registers */
26 #define TEGRA186_GPIO_ENABLE_CONFIG 0x00
27 #define TEGRA186_GPIO_ENABLE_CONFIG_ENABLE BIT(0)
28 #define TEGRA186_GPIO_ENABLE_CONFIG_OUT BIT(1)
29 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_NONE (0x0 << 2)
30 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_LEVEL (0x1 << 2)
31 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE (0x2 << 2)
32 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_DOUBLE_EDGE (0x3 << 2)
33 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_MASK (0x3 << 2)
34 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL BIT(4)
35 #define TEGRA186_GPIO_ENABLE_CONFIG_DEBOUNCE BIT(5)
36 #define TEGRA186_GPIO_ENABLE_CONFIG_INTERRUPT BIT(6)
37
38 #define TEGRA186_GPIO_DEBOUNCE_CONTROL 0x04
39 #define TEGRA186_GPIO_DEBOUNCE_CONTROL_THRESHOLD(x) ((x) & 0xff)
40
41 #define TEGRA186_GPIO_INPUT 0x08
42 #define TEGRA186_GPIO_INPUT_HIGH BIT(0)
43
44 #define TEGRA186_GPIO_OUTPUT_CONTROL 0x0c
45 #define TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED BIT(0)
46
47 #define TEGRA186_GPIO_OUTPUT_VALUE 0x10
48 #define TEGRA186_GPIO_OUTPUT_VALUE_HIGH BIT(0)
49
50 #define TEGRA186_GPIO_INTERRUPT_CLEAR 0x14
51
52 #define TEGRA186_GPIO_INTERRUPT_STATUS(x) (0x100 + (x) * 4)
53
54 struct tegra_gpio_port {
55 const char *name;
56 unsigned int bank;
57 unsigned int port;
58 unsigned int pins;
59 };
60
61 struct tegra186_pin_range {
62 unsigned int offset;
63 const char *group;
64 };
65
66 struct tegra_gpio_soc {
67 const struct tegra_gpio_port *ports;
68 unsigned int num_ports;
69 const char *name;
70 unsigned int instance;
71
72 const struct tegra186_pin_range *pin_ranges;
73 unsigned int num_pin_ranges;
74 const char *pinmux;
75 };
76
77 struct tegra_gpio {
78 struct gpio_chip gpio;
79 struct irq_chip intc;
80 unsigned int num_irq;
81 unsigned int *irq;
82
83 const struct tegra_gpio_soc *soc;
84
85 void __iomem *secure;
86 void __iomem *base;
87 };
88
89 static const struct tegra_gpio_port *
tegra186_gpio_get_port(struct tegra_gpio * gpio,unsigned int * pin)90 tegra186_gpio_get_port(struct tegra_gpio *gpio, unsigned int *pin)
91 {
92 unsigned int start = 0, i;
93
94 for (i = 0; i < gpio->soc->num_ports; i++) {
95 const struct tegra_gpio_port *port = &gpio->soc->ports[i];
96
97 if (*pin >= start && *pin < start + port->pins) {
98 *pin -= start;
99 return port;
100 }
101
102 start += port->pins;
103 }
104
105 return NULL;
106 }
107
tegra186_gpio_get_base(struct tegra_gpio * gpio,unsigned int pin)108 static void __iomem *tegra186_gpio_get_base(struct tegra_gpio *gpio,
109 unsigned int pin)
110 {
111 const struct tegra_gpio_port *port;
112 unsigned int offset;
113
114 port = tegra186_gpio_get_port(gpio, &pin);
115 if (!port)
116 return NULL;
117
118 offset = port->bank * 0x1000 + port->port * 0x200;
119
120 return gpio->base + offset + pin * 0x20;
121 }
122
tegra186_gpio_get_direction(struct gpio_chip * chip,unsigned int offset)123 static int tegra186_gpio_get_direction(struct gpio_chip *chip,
124 unsigned int offset)
125 {
126 struct tegra_gpio *gpio = gpiochip_get_data(chip);
127 void __iomem *base;
128 u32 value;
129
130 base = tegra186_gpio_get_base(gpio, offset);
131 if (WARN_ON(base == NULL))
132 return -ENODEV;
133
134 value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
135 if (value & TEGRA186_GPIO_ENABLE_CONFIG_OUT)
136 return GPIO_LINE_DIRECTION_OUT;
137
138 return GPIO_LINE_DIRECTION_IN;
139 }
140
tegra186_gpio_direction_input(struct gpio_chip * chip,unsigned int offset)141 static int tegra186_gpio_direction_input(struct gpio_chip *chip,
142 unsigned int offset)
143 {
144 struct tegra_gpio *gpio = gpiochip_get_data(chip);
145 void __iomem *base;
146 u32 value;
147
148 base = tegra186_gpio_get_base(gpio, offset);
149 if (WARN_ON(base == NULL))
150 return -ENODEV;
151
152 value = readl(base + TEGRA186_GPIO_OUTPUT_CONTROL);
153 value |= TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED;
154 writel(value, base + TEGRA186_GPIO_OUTPUT_CONTROL);
155
156 value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
157 value |= TEGRA186_GPIO_ENABLE_CONFIG_ENABLE;
158 value &= ~TEGRA186_GPIO_ENABLE_CONFIG_OUT;
159 writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
160
161 return 0;
162 }
163
tegra186_gpio_direction_output(struct gpio_chip * chip,unsigned int offset,int level)164 static int tegra186_gpio_direction_output(struct gpio_chip *chip,
165 unsigned int offset, int level)
166 {
167 struct tegra_gpio *gpio = gpiochip_get_data(chip);
168 void __iomem *base;
169 u32 value;
170
171 /* configure output level first */
172 chip->set(chip, offset, level);
173
174 base = tegra186_gpio_get_base(gpio, offset);
175 if (WARN_ON(base == NULL))
176 return -EINVAL;
177
178 /* set the direction */
179 value = readl(base + TEGRA186_GPIO_OUTPUT_CONTROL);
180 value &= ~TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED;
181 writel(value, base + TEGRA186_GPIO_OUTPUT_CONTROL);
182
183 value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
184 value |= TEGRA186_GPIO_ENABLE_CONFIG_ENABLE;
185 value |= TEGRA186_GPIO_ENABLE_CONFIG_OUT;
186 writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
187
188 return 0;
189 }
190
tegra186_gpio_get(struct gpio_chip * chip,unsigned int offset)191 static int tegra186_gpio_get(struct gpio_chip *chip, unsigned int offset)
192 {
193 struct tegra_gpio *gpio = gpiochip_get_data(chip);
194 void __iomem *base;
195 u32 value;
196
197 base = tegra186_gpio_get_base(gpio, offset);
198 if (WARN_ON(base == NULL))
199 return -ENODEV;
200
201 value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
202 if (value & TEGRA186_GPIO_ENABLE_CONFIG_OUT)
203 value = readl(base + TEGRA186_GPIO_OUTPUT_VALUE);
204 else
205 value = readl(base + TEGRA186_GPIO_INPUT);
206
207 return value & BIT(0);
208 }
209
tegra186_gpio_set(struct gpio_chip * chip,unsigned int offset,int level)210 static void tegra186_gpio_set(struct gpio_chip *chip, unsigned int offset,
211 int level)
212 {
213 struct tegra_gpio *gpio = gpiochip_get_data(chip);
214 void __iomem *base;
215 u32 value;
216
217 base = tegra186_gpio_get_base(gpio, offset);
218 if (WARN_ON(base == NULL))
219 return;
220
221 value = readl(base + TEGRA186_GPIO_OUTPUT_VALUE);
222 if (level == 0)
223 value &= ~TEGRA186_GPIO_OUTPUT_VALUE_HIGH;
224 else
225 value |= TEGRA186_GPIO_OUTPUT_VALUE_HIGH;
226
227 writel(value, base + TEGRA186_GPIO_OUTPUT_VALUE);
228 }
229
tegra186_gpio_set_config(struct gpio_chip * chip,unsigned int offset,unsigned long config)230 static int tegra186_gpio_set_config(struct gpio_chip *chip,
231 unsigned int offset,
232 unsigned long config)
233 {
234 struct tegra_gpio *gpio = gpiochip_get_data(chip);
235 u32 debounce, value;
236 void __iomem *base;
237
238 base = tegra186_gpio_get_base(gpio, offset);
239 if (base == NULL)
240 return -ENXIO;
241
242 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
243 return -ENOTSUPP;
244
245 debounce = pinconf_to_config_argument(config);
246
247 /*
248 * The Tegra186 GPIO controller supports a maximum of 255 ms debounce
249 * time.
250 */
251 if (debounce > 255000)
252 return -EINVAL;
253
254 debounce = DIV_ROUND_UP(debounce, USEC_PER_MSEC);
255
256 value = TEGRA186_GPIO_DEBOUNCE_CONTROL_THRESHOLD(debounce);
257 writel(value, base + TEGRA186_GPIO_DEBOUNCE_CONTROL);
258
259 value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
260 value |= TEGRA186_GPIO_ENABLE_CONFIG_DEBOUNCE;
261 writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
262
263 return 0;
264 }
265
tegra186_gpio_add_pin_ranges(struct gpio_chip * chip)266 static int tegra186_gpio_add_pin_ranges(struct gpio_chip *chip)
267 {
268 struct tegra_gpio *gpio = gpiochip_get_data(chip);
269 struct pinctrl_dev *pctldev;
270 struct device_node *np;
271 unsigned int i, j;
272 int err;
273
274 if (!gpio->soc->pinmux || gpio->soc->num_pin_ranges == 0)
275 return 0;
276
277 np = of_find_compatible_node(NULL, NULL, gpio->soc->pinmux);
278 if (!np)
279 return -ENODEV;
280
281 pctldev = of_pinctrl_get(np);
282 of_node_put(np);
283 if (!pctldev)
284 return -EPROBE_DEFER;
285
286 for (i = 0; i < gpio->soc->num_pin_ranges; i++) {
287 unsigned int pin = gpio->soc->pin_ranges[i].offset, port;
288 const char *group = gpio->soc->pin_ranges[i].group;
289
290 port = pin / 8;
291 pin = pin % 8;
292
293 if (port >= gpio->soc->num_ports) {
294 dev_warn(chip->parent, "invalid port %u for %s\n",
295 port, group);
296 continue;
297 }
298
299 for (j = 0; j < port; j++)
300 pin += gpio->soc->ports[j].pins;
301
302 err = gpiochip_add_pingroup_range(chip, pctldev, pin, group);
303 if (err < 0)
304 return err;
305 }
306
307 return 0;
308 }
309
tegra186_gpio_of_xlate(struct gpio_chip * chip,const struct of_phandle_args * spec,u32 * flags)310 static int tegra186_gpio_of_xlate(struct gpio_chip *chip,
311 const struct of_phandle_args *spec,
312 u32 *flags)
313 {
314 struct tegra_gpio *gpio = gpiochip_get_data(chip);
315 unsigned int port, pin, i, offset = 0;
316
317 if (WARN_ON(chip->of_gpio_n_cells < 2))
318 return -EINVAL;
319
320 if (WARN_ON(spec->args_count < chip->of_gpio_n_cells))
321 return -EINVAL;
322
323 port = spec->args[0] / 8;
324 pin = spec->args[0] % 8;
325
326 if (port >= gpio->soc->num_ports) {
327 dev_err(chip->parent, "invalid port number: %u\n", port);
328 return -EINVAL;
329 }
330
331 for (i = 0; i < port; i++)
332 offset += gpio->soc->ports[i].pins;
333
334 if (flags)
335 *flags = spec->args[1];
336
337 return offset + pin;
338 }
339
tegra186_irq_ack(struct irq_data * data)340 static void tegra186_irq_ack(struct irq_data *data)
341 {
342 struct tegra_gpio *gpio = irq_data_get_irq_chip_data(data);
343 void __iomem *base;
344
345 base = tegra186_gpio_get_base(gpio, data->hwirq);
346 if (WARN_ON(base == NULL))
347 return;
348
349 writel(1, base + TEGRA186_GPIO_INTERRUPT_CLEAR);
350 }
351
tegra186_irq_mask(struct irq_data * data)352 static void tegra186_irq_mask(struct irq_data *data)
353 {
354 struct tegra_gpio *gpio = irq_data_get_irq_chip_data(data);
355 void __iomem *base;
356 u32 value;
357
358 base = tegra186_gpio_get_base(gpio, data->hwirq);
359 if (WARN_ON(base == NULL))
360 return;
361
362 value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
363 value &= ~TEGRA186_GPIO_ENABLE_CONFIG_INTERRUPT;
364 writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
365 }
366
tegra186_irq_unmask(struct irq_data * data)367 static void tegra186_irq_unmask(struct irq_data *data)
368 {
369 struct tegra_gpio *gpio = irq_data_get_irq_chip_data(data);
370 void __iomem *base;
371 u32 value;
372
373 base = tegra186_gpio_get_base(gpio, data->hwirq);
374 if (WARN_ON(base == NULL))
375 return;
376
377 value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
378 value |= TEGRA186_GPIO_ENABLE_CONFIG_INTERRUPT;
379 writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
380 }
381
tegra186_irq_set_type(struct irq_data * data,unsigned int type)382 static int tegra186_irq_set_type(struct irq_data *data, unsigned int type)
383 {
384 struct tegra_gpio *gpio = irq_data_get_irq_chip_data(data);
385 void __iomem *base;
386 u32 value;
387
388 base = tegra186_gpio_get_base(gpio, data->hwirq);
389 if (WARN_ON(base == NULL))
390 return -ENODEV;
391
392 value = readl(base + TEGRA186_GPIO_ENABLE_CONFIG);
393 value &= ~TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_MASK;
394 value &= ~TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL;
395
396 switch (type & IRQ_TYPE_SENSE_MASK) {
397 case IRQ_TYPE_NONE:
398 break;
399
400 case IRQ_TYPE_EDGE_RISING:
401 value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE;
402 value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL;
403 break;
404
405 case IRQ_TYPE_EDGE_FALLING:
406 value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE;
407 break;
408
409 case IRQ_TYPE_EDGE_BOTH:
410 value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_DOUBLE_EDGE;
411 break;
412
413 case IRQ_TYPE_LEVEL_HIGH:
414 value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_LEVEL;
415 value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL;
416 break;
417
418 case IRQ_TYPE_LEVEL_LOW:
419 value |= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_LEVEL;
420 break;
421
422 default:
423 return -EINVAL;
424 }
425
426 writel(value, base + TEGRA186_GPIO_ENABLE_CONFIG);
427
428 if ((type & IRQ_TYPE_EDGE_BOTH) == 0)
429 irq_set_handler_locked(data, handle_level_irq);
430 else
431 irq_set_handler_locked(data, handle_edge_irq);
432
433 if (data->parent_data)
434 return irq_chip_set_type_parent(data, type);
435
436 return 0;
437 }
438
tegra186_irq_set_wake(struct irq_data * data,unsigned int on)439 static int tegra186_irq_set_wake(struct irq_data *data, unsigned int on)
440 {
441 if (data->parent_data)
442 return irq_chip_set_wake_parent(data, on);
443
444 return 0;
445 }
446
tegra186_gpio_irq(struct irq_desc * desc)447 static void tegra186_gpio_irq(struct irq_desc *desc)
448 {
449 struct tegra_gpio *gpio = irq_desc_get_handler_data(desc);
450 struct irq_domain *domain = gpio->gpio.irq.domain;
451 struct irq_chip *chip = irq_desc_get_chip(desc);
452 unsigned int parent = irq_desc_get_irq(desc);
453 unsigned int i, offset = 0;
454
455 chained_irq_enter(chip, desc);
456
457 for (i = 0; i < gpio->soc->num_ports; i++) {
458 const struct tegra_gpio_port *port = &gpio->soc->ports[i];
459 unsigned int pin;
460 unsigned long value;
461 void __iomem *base;
462
463 base = gpio->base + port->bank * 0x1000 + port->port * 0x200;
464
465 /* skip ports that are not associated with this bank */
466 if (parent != gpio->irq[port->bank])
467 goto skip;
468
469 value = readl(base + TEGRA186_GPIO_INTERRUPT_STATUS(1));
470
471 for_each_set_bit(pin, &value, port->pins) {
472 int ret = generic_handle_domain_irq(domain, offset + pin);
473 WARN_RATELIMIT(ret, "hwirq = %d", offset + pin);
474 }
475
476 skip:
477 offset += port->pins;
478 }
479
480 chained_irq_exit(chip, desc);
481 }
482
tegra186_gpio_irq_domain_translate(struct irq_domain * domain,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)483 static int tegra186_gpio_irq_domain_translate(struct irq_domain *domain,
484 struct irq_fwspec *fwspec,
485 unsigned long *hwirq,
486 unsigned int *type)
487 {
488 struct tegra_gpio *gpio = gpiochip_get_data(domain->host_data);
489 unsigned int port, pin, i, offset = 0;
490
491 if (WARN_ON(gpio->gpio.of_gpio_n_cells < 2))
492 return -EINVAL;
493
494 if (WARN_ON(fwspec->param_count < gpio->gpio.of_gpio_n_cells))
495 return -EINVAL;
496
497 port = fwspec->param[0] / 8;
498 pin = fwspec->param[0] % 8;
499
500 if (port >= gpio->soc->num_ports)
501 return -EINVAL;
502
503 for (i = 0; i < port; i++)
504 offset += gpio->soc->ports[i].pins;
505
506 *type = fwspec->param[1] & IRQ_TYPE_SENSE_MASK;
507 *hwirq = offset + pin;
508
509 return 0;
510 }
511
tegra186_gpio_populate_parent_fwspec(struct gpio_chip * chip,unsigned int parent_hwirq,unsigned int parent_type)512 static void *tegra186_gpio_populate_parent_fwspec(struct gpio_chip *chip,
513 unsigned int parent_hwirq,
514 unsigned int parent_type)
515 {
516 struct tegra_gpio *gpio = gpiochip_get_data(chip);
517 struct irq_fwspec *fwspec;
518
519 fwspec = kmalloc(sizeof(*fwspec), GFP_KERNEL);
520 if (!fwspec)
521 return NULL;
522
523 fwspec->fwnode = chip->irq.parent_domain->fwnode;
524 fwspec->param_count = 3;
525 fwspec->param[0] = gpio->soc->instance;
526 fwspec->param[1] = parent_hwirq;
527 fwspec->param[2] = parent_type;
528
529 return fwspec;
530 }
531
tegra186_gpio_child_to_parent_hwirq(struct gpio_chip * chip,unsigned int hwirq,unsigned int type,unsigned int * parent_hwirq,unsigned int * parent_type)532 static int tegra186_gpio_child_to_parent_hwirq(struct gpio_chip *chip,
533 unsigned int hwirq,
534 unsigned int type,
535 unsigned int *parent_hwirq,
536 unsigned int *parent_type)
537 {
538 *parent_hwirq = chip->irq.child_offset_to_irq(chip, hwirq);
539 *parent_type = type;
540
541 return 0;
542 }
543
tegra186_gpio_child_offset_to_irq(struct gpio_chip * chip,unsigned int offset)544 static unsigned int tegra186_gpio_child_offset_to_irq(struct gpio_chip *chip,
545 unsigned int offset)
546 {
547 struct tegra_gpio *gpio = gpiochip_get_data(chip);
548 unsigned int i;
549
550 for (i = 0; i < gpio->soc->num_ports; i++) {
551 if (offset < gpio->soc->ports[i].pins)
552 break;
553
554 offset -= gpio->soc->ports[i].pins;
555 }
556
557 return offset + i * 8;
558 }
559
560 static const struct of_device_id tegra186_pmc_of_match[] = {
561 { .compatible = "nvidia,tegra186-pmc" },
562 { .compatible = "nvidia,tegra194-pmc" },
563 { /* sentinel */ }
564 };
565
tegra186_gpio_init_route_mapping(struct tegra_gpio * gpio)566 static void tegra186_gpio_init_route_mapping(struct tegra_gpio *gpio)
567 {
568 unsigned int i, j;
569 u32 value;
570
571 for (i = 0; i < gpio->soc->num_ports; i++) {
572 const struct tegra_gpio_port *port = &gpio->soc->ports[i];
573 unsigned int offset, p = port->port;
574 void __iomem *base;
575
576 base = gpio->secure + port->bank * 0x1000 + 0x800;
577
578 value = readl(base + TEGRA186_GPIO_CTL_SCR);
579
580 /*
581 * For controllers that haven't been locked down yet, make
582 * sure to program the default interrupt route mapping.
583 */
584 if ((value & TEGRA186_GPIO_CTL_SCR_SEC_REN) == 0 &&
585 (value & TEGRA186_GPIO_CTL_SCR_SEC_WEN) == 0) {
586 for (j = 0; j < 8; j++) {
587 offset = TEGRA186_GPIO_INT_ROUTE_MAPPING(p, j);
588
589 value = readl(base + offset);
590 value = BIT(port->pins) - 1;
591 writel(value, base + offset);
592 }
593 }
594 }
595 }
596
tegra186_gpio_probe(struct platform_device * pdev)597 static int tegra186_gpio_probe(struct platform_device *pdev)
598 {
599 unsigned int i, j, offset;
600 struct gpio_irq_chip *irq;
601 struct tegra_gpio *gpio;
602 struct device_node *np;
603 char **names;
604 int err;
605
606 gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
607 if (!gpio)
608 return -ENOMEM;
609
610 gpio->soc = device_get_match_data(&pdev->dev);
611
612 gpio->secure = devm_platform_ioremap_resource_byname(pdev, "security");
613 if (IS_ERR(gpio->secure)) {
614 gpio->secure = devm_platform_ioremap_resource(pdev, 0);
615 if (IS_ERR(gpio->secure))
616 return PTR_ERR(gpio->secure);
617 }
618
619 gpio->base = devm_platform_ioremap_resource_byname(pdev, "gpio");
620 if (IS_ERR(gpio->base)) {
621 gpio->base = devm_platform_ioremap_resource(pdev, 1);
622 if (IS_ERR(gpio->base))
623 return PTR_ERR(gpio->base);
624 }
625
626 err = platform_irq_count(pdev);
627 if (err < 0)
628 return err;
629
630 gpio->num_irq = err;
631
632 gpio->irq = devm_kcalloc(&pdev->dev, gpio->num_irq, sizeof(*gpio->irq),
633 GFP_KERNEL);
634 if (!gpio->irq)
635 return -ENOMEM;
636
637 for (i = 0; i < gpio->num_irq; i++) {
638 err = platform_get_irq(pdev, i);
639 if (err < 0)
640 return err;
641
642 gpio->irq[i] = err;
643 }
644
645 gpio->gpio.label = gpio->soc->name;
646 gpio->gpio.parent = &pdev->dev;
647
648 gpio->gpio.request = gpiochip_generic_request;
649 gpio->gpio.free = gpiochip_generic_free;
650 gpio->gpio.get_direction = tegra186_gpio_get_direction;
651 gpio->gpio.direction_input = tegra186_gpio_direction_input;
652 gpio->gpio.direction_output = tegra186_gpio_direction_output;
653 gpio->gpio.get = tegra186_gpio_get;
654 gpio->gpio.set = tegra186_gpio_set;
655 gpio->gpio.set_config = tegra186_gpio_set_config;
656 gpio->gpio.add_pin_ranges = tegra186_gpio_add_pin_ranges;
657
658 gpio->gpio.base = -1;
659
660 for (i = 0; i < gpio->soc->num_ports; i++)
661 gpio->gpio.ngpio += gpio->soc->ports[i].pins;
662
663 names = devm_kcalloc(gpio->gpio.parent, gpio->gpio.ngpio,
664 sizeof(*names), GFP_KERNEL);
665 if (!names)
666 return -ENOMEM;
667
668 for (i = 0, offset = 0; i < gpio->soc->num_ports; i++) {
669 const struct tegra_gpio_port *port = &gpio->soc->ports[i];
670 char *name;
671
672 for (j = 0; j < port->pins; j++) {
673 name = devm_kasprintf(gpio->gpio.parent, GFP_KERNEL,
674 "P%s.%02x", port->name, j);
675 if (!name)
676 return -ENOMEM;
677
678 names[offset + j] = name;
679 }
680
681 offset += port->pins;
682 }
683
684 gpio->gpio.names = (const char * const *)names;
685
686 #if defined(CONFIG_OF_GPIO)
687 gpio->gpio.of_node = pdev->dev.of_node;
688 gpio->gpio.of_gpio_n_cells = 2;
689 gpio->gpio.of_xlate = tegra186_gpio_of_xlate;
690 #endif /* CONFIG_OF_GPIO */
691
692 gpio->intc.name = dev_name(&pdev->dev);
693 gpio->intc.irq_ack = tegra186_irq_ack;
694 gpio->intc.irq_mask = tegra186_irq_mask;
695 gpio->intc.irq_unmask = tegra186_irq_unmask;
696 gpio->intc.irq_set_type = tegra186_irq_set_type;
697 gpio->intc.irq_set_wake = tegra186_irq_set_wake;
698
699 irq = &gpio->gpio.irq;
700 irq->chip = &gpio->intc;
701 irq->fwnode = of_node_to_fwnode(pdev->dev.of_node);
702 irq->child_to_parent_hwirq = tegra186_gpio_child_to_parent_hwirq;
703 irq->populate_parent_alloc_arg = tegra186_gpio_populate_parent_fwspec;
704 irq->child_offset_to_irq = tegra186_gpio_child_offset_to_irq;
705 irq->child_irq_domain_ops.translate = tegra186_gpio_irq_domain_translate;
706 irq->handler = handle_simple_irq;
707 irq->default_type = IRQ_TYPE_NONE;
708 irq->parent_handler = tegra186_gpio_irq;
709 irq->parent_handler_data = gpio;
710 irq->num_parents = gpio->num_irq;
711 irq->parents = gpio->irq;
712
713 np = of_find_matching_node(NULL, tegra186_pmc_of_match);
714 if (np) {
715 irq->parent_domain = irq_find_host(np);
716 of_node_put(np);
717
718 if (!irq->parent_domain)
719 return -EPROBE_DEFER;
720 }
721
722 tegra186_gpio_init_route_mapping(gpio);
723
724 irq->map = devm_kcalloc(&pdev->dev, gpio->gpio.ngpio,
725 sizeof(*irq->map), GFP_KERNEL);
726 if (!irq->map)
727 return -ENOMEM;
728
729 for (i = 0, offset = 0; i < gpio->soc->num_ports; i++) {
730 const struct tegra_gpio_port *port = &gpio->soc->ports[i];
731
732 for (j = 0; j < port->pins; j++)
733 irq->map[offset + j] = irq->parents[port->bank];
734
735 offset += port->pins;
736 }
737
738 return devm_gpiochip_add_data(&pdev->dev, &gpio->gpio, gpio);
739 }
740
741 #define TEGRA186_MAIN_GPIO_PORT(_name, _bank, _port, _pins) \
742 [TEGRA186_MAIN_GPIO_PORT_##_name] = { \
743 .name = #_name, \
744 .bank = _bank, \
745 .port = _port, \
746 .pins = _pins, \
747 }
748
749 static const struct tegra_gpio_port tegra186_main_ports[] = {
750 TEGRA186_MAIN_GPIO_PORT( A, 2, 0, 7),
751 TEGRA186_MAIN_GPIO_PORT( B, 3, 0, 7),
752 TEGRA186_MAIN_GPIO_PORT( C, 3, 1, 7),
753 TEGRA186_MAIN_GPIO_PORT( D, 3, 2, 6),
754 TEGRA186_MAIN_GPIO_PORT( E, 2, 1, 8),
755 TEGRA186_MAIN_GPIO_PORT( F, 2, 2, 6),
756 TEGRA186_MAIN_GPIO_PORT( G, 4, 1, 6),
757 TEGRA186_MAIN_GPIO_PORT( H, 1, 0, 7),
758 TEGRA186_MAIN_GPIO_PORT( I, 0, 4, 8),
759 TEGRA186_MAIN_GPIO_PORT( J, 5, 0, 8),
760 TEGRA186_MAIN_GPIO_PORT( K, 5, 1, 1),
761 TEGRA186_MAIN_GPIO_PORT( L, 1, 1, 8),
762 TEGRA186_MAIN_GPIO_PORT( M, 5, 3, 6),
763 TEGRA186_MAIN_GPIO_PORT( N, 0, 0, 7),
764 TEGRA186_MAIN_GPIO_PORT( O, 0, 1, 4),
765 TEGRA186_MAIN_GPIO_PORT( P, 4, 0, 7),
766 TEGRA186_MAIN_GPIO_PORT( Q, 0, 2, 6),
767 TEGRA186_MAIN_GPIO_PORT( R, 0, 5, 6),
768 TEGRA186_MAIN_GPIO_PORT( T, 0, 3, 4),
769 TEGRA186_MAIN_GPIO_PORT( X, 1, 2, 8),
770 TEGRA186_MAIN_GPIO_PORT( Y, 1, 3, 7),
771 TEGRA186_MAIN_GPIO_PORT(BB, 2, 3, 2),
772 TEGRA186_MAIN_GPIO_PORT(CC, 5, 2, 4),
773 };
774
775 static const struct tegra_gpio_soc tegra186_main_soc = {
776 .num_ports = ARRAY_SIZE(tegra186_main_ports),
777 .ports = tegra186_main_ports,
778 .name = "tegra186-gpio",
779 .instance = 0,
780 };
781
782 #define TEGRA186_AON_GPIO_PORT(_name, _bank, _port, _pins) \
783 [TEGRA186_AON_GPIO_PORT_##_name] = { \
784 .name = #_name, \
785 .bank = _bank, \
786 .port = _port, \
787 .pins = _pins, \
788 }
789
790 static const struct tegra_gpio_port tegra186_aon_ports[] = {
791 TEGRA186_AON_GPIO_PORT( S, 0, 1, 5),
792 TEGRA186_AON_GPIO_PORT( U, 0, 2, 6),
793 TEGRA186_AON_GPIO_PORT( V, 0, 4, 8),
794 TEGRA186_AON_GPIO_PORT( W, 0, 5, 8),
795 TEGRA186_AON_GPIO_PORT( Z, 0, 7, 4),
796 TEGRA186_AON_GPIO_PORT(AA, 0, 6, 8),
797 TEGRA186_AON_GPIO_PORT(EE, 0, 3, 3),
798 TEGRA186_AON_GPIO_PORT(FF, 0, 0, 5),
799 };
800
801 static const struct tegra_gpio_soc tegra186_aon_soc = {
802 .num_ports = ARRAY_SIZE(tegra186_aon_ports),
803 .ports = tegra186_aon_ports,
804 .name = "tegra186-gpio-aon",
805 .instance = 1,
806 };
807
808 #define TEGRA194_MAIN_GPIO_PORT(_name, _bank, _port, _pins) \
809 [TEGRA194_MAIN_GPIO_PORT_##_name] = { \
810 .name = #_name, \
811 .bank = _bank, \
812 .port = _port, \
813 .pins = _pins, \
814 }
815
816 static const struct tegra_gpio_port tegra194_main_ports[] = {
817 TEGRA194_MAIN_GPIO_PORT( A, 1, 2, 8),
818 TEGRA194_MAIN_GPIO_PORT( B, 4, 7, 2),
819 TEGRA194_MAIN_GPIO_PORT( C, 4, 3, 8),
820 TEGRA194_MAIN_GPIO_PORT( D, 4, 4, 4),
821 TEGRA194_MAIN_GPIO_PORT( E, 4, 5, 8),
822 TEGRA194_MAIN_GPIO_PORT( F, 4, 6, 6),
823 TEGRA194_MAIN_GPIO_PORT( G, 4, 0, 8),
824 TEGRA194_MAIN_GPIO_PORT( H, 4, 1, 8),
825 TEGRA194_MAIN_GPIO_PORT( I, 4, 2, 5),
826 TEGRA194_MAIN_GPIO_PORT( J, 5, 1, 6),
827 TEGRA194_MAIN_GPIO_PORT( K, 3, 0, 8),
828 TEGRA194_MAIN_GPIO_PORT( L, 3, 1, 4),
829 TEGRA194_MAIN_GPIO_PORT( M, 2, 3, 8),
830 TEGRA194_MAIN_GPIO_PORT( N, 2, 4, 3),
831 TEGRA194_MAIN_GPIO_PORT( O, 5, 0, 6),
832 TEGRA194_MAIN_GPIO_PORT( P, 2, 5, 8),
833 TEGRA194_MAIN_GPIO_PORT( Q, 2, 6, 8),
834 TEGRA194_MAIN_GPIO_PORT( R, 2, 7, 6),
835 TEGRA194_MAIN_GPIO_PORT( S, 3, 3, 8),
836 TEGRA194_MAIN_GPIO_PORT( T, 3, 4, 8),
837 TEGRA194_MAIN_GPIO_PORT( U, 3, 5, 1),
838 TEGRA194_MAIN_GPIO_PORT( V, 1, 0, 8),
839 TEGRA194_MAIN_GPIO_PORT( W, 1, 1, 2),
840 TEGRA194_MAIN_GPIO_PORT( X, 2, 0, 8),
841 TEGRA194_MAIN_GPIO_PORT( Y, 2, 1, 8),
842 TEGRA194_MAIN_GPIO_PORT( Z, 2, 2, 8),
843 TEGRA194_MAIN_GPIO_PORT(FF, 3, 2, 2),
844 TEGRA194_MAIN_GPIO_PORT(GG, 0, 0, 2)
845 };
846
847 static const struct tegra186_pin_range tegra194_main_pin_ranges[] = {
848 { TEGRA194_MAIN_GPIO(GG, 0), "pex_l5_clkreq_n_pgg0" },
849 { TEGRA194_MAIN_GPIO(GG, 1), "pex_l5_rst_n_pgg1" },
850 };
851
852 static const struct tegra_gpio_soc tegra194_main_soc = {
853 .num_ports = ARRAY_SIZE(tegra194_main_ports),
854 .ports = tegra194_main_ports,
855 .name = "tegra194-gpio",
856 .instance = 0,
857 .num_pin_ranges = ARRAY_SIZE(tegra194_main_pin_ranges),
858 .pin_ranges = tegra194_main_pin_ranges,
859 .pinmux = "nvidia,tegra194-pinmux",
860 };
861
862 #define TEGRA194_AON_GPIO_PORT(_name, _bank, _port, _pins) \
863 [TEGRA194_AON_GPIO_PORT_##_name] = { \
864 .name = #_name, \
865 .bank = _bank, \
866 .port = _port, \
867 .pins = _pins, \
868 }
869
870 static const struct tegra_gpio_port tegra194_aon_ports[] = {
871 TEGRA194_AON_GPIO_PORT(AA, 0, 3, 8),
872 TEGRA194_AON_GPIO_PORT(BB, 0, 4, 4),
873 TEGRA194_AON_GPIO_PORT(CC, 0, 1, 8),
874 TEGRA194_AON_GPIO_PORT(DD, 0, 2, 3),
875 TEGRA194_AON_GPIO_PORT(EE, 0, 0, 7)
876 };
877
878 static const struct tegra_gpio_soc tegra194_aon_soc = {
879 .num_ports = ARRAY_SIZE(tegra194_aon_ports),
880 .ports = tegra194_aon_ports,
881 .name = "tegra194-gpio-aon",
882 .instance = 1,
883 };
884
885 static const struct of_device_id tegra186_gpio_of_match[] = {
886 {
887 .compatible = "nvidia,tegra186-gpio",
888 .data = &tegra186_main_soc
889 }, {
890 .compatible = "nvidia,tegra186-gpio-aon",
891 .data = &tegra186_aon_soc
892 }, {
893 .compatible = "nvidia,tegra194-gpio",
894 .data = &tegra194_main_soc
895 }, {
896 .compatible = "nvidia,tegra194-gpio-aon",
897 .data = &tegra194_aon_soc
898 }, {
899 /* sentinel */
900 }
901 };
902 MODULE_DEVICE_TABLE(of, tegra186_gpio_of_match);
903
904 static const struct acpi_device_id tegra186_gpio_acpi_match[] = {
905 { .id = "NVDA0108", .driver_data = (kernel_ulong_t)&tegra186_main_soc },
906 { .id = "NVDA0208", .driver_data = (kernel_ulong_t)&tegra186_aon_soc },
907 { .id = "NVDA0308", .driver_data = (kernel_ulong_t)&tegra194_main_soc },
908 { .id = "NVDA0408", .driver_data = (kernel_ulong_t)&tegra194_aon_soc },
909 {}
910 };
911 MODULE_DEVICE_TABLE(acpi, tegra186_gpio_acpi_match);
912
913 static struct platform_driver tegra186_gpio_driver = {
914 .driver = {
915 .name = "tegra186-gpio",
916 .of_match_table = tegra186_gpio_of_match,
917 .acpi_match_table = tegra186_gpio_acpi_match,
918 },
919 .probe = tegra186_gpio_probe,
920 };
921 module_platform_driver(tegra186_gpio_driver);
922
923 MODULE_DESCRIPTION("NVIDIA Tegra186 GPIO controller driver");
924 MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
925 MODULE_LICENSE("GPL v2");
926