1/* SPDX-License-Identifier: GPL-2.0-or-later */
2/*
3 * Signal trampoline for 64 bits processes in a ppc64 kernel for
4 * use in the vDSO
5 *
6 * Copyright (C) 2004 Benjamin Herrenschmuidt (benh@kernel.crashing.org), IBM Corp.
7 * Copyright (C) 2004 Alan Modra (amodra@au.ibm.com)), IBM Corp.
8 */
9#include <asm/cache.h>		/* IFETCH_ALIGN_BYTES */
10#include <asm/processor.h>
11#include <asm/ppc_asm.h>
12#include <asm/unistd.h>
13#include <asm/vdso.h>
14#include <asm/ptrace.h>		/* XXX for __SIGNAL_FRAMESIZE */
15
16	.text
17
18	.balign 8
19	.balign IFETCH_ALIGN_BYTES
20V_FUNCTION_BEGIN(__kernel_sigtramp_rt64)
21.Lsigrt_start:
22	bctrl	/* call the handler */
23	addi	r1, r1, __SIGNAL_FRAMESIZE
24	li	r0,__NR_rt_sigreturn
25	sc
26.Lsigrt_end:
27V_FUNCTION_END(__kernel_sigtramp_rt64)
28/* The .balign 8 above and the following zeros mimic the old stack
29   trampoline layout.  The last magic value is the ucontext pointer,
30   chosen in such a way that older libgcc unwind code returns a zero
31   for a sigcontext pointer.  */
32	.long 0,0,0
33	.quad 0,-21*8
34
35/* Register r1 can be found at offset 8 of a pt_regs structure.
36   A pointer to the pt_regs is stored in memory at the old sp plus PTREGS.  */
37#define cfa_save \
38  .byte 0x0f;			/* DW_CFA_def_cfa_expression */		\
39  .uleb128 9f - 1f;		/*   length */				\
401:									\
41  .byte 0x71; .sleb128 PTREGS;	/*     DW_OP_breg1 */			\
42  .byte 0x06;			/*     DW_OP_deref */			\
43  .byte 0x23; .uleb128 RSIZE;	/*     DW_OP_plus_uconst */		\
44  .byte 0x06;			/*     DW_OP_deref */			\
459:
46
47/* Register REGNO can be found at offset OFS of a pt_regs structure.
48   A pointer to the pt_regs is stored in memory at the old sp plus PTREGS.  */
49#define rsave(regno, ofs) \
50  .byte 0x10;			/* DW_CFA_expression */			\
51  .uleb128 regno;		/*   regno */				\
52  .uleb128 9f - 1f;		/*   length */				\
531:									\
54  .byte 0x71; .sleb128 PTREGS;	/*     DW_OP_breg1 */			\
55  .byte 0x06;			/*     DW_OP_deref */			\
56  .ifne ofs;								\
57    .byte 0x23; .uleb128 ofs;	/*     DW_OP_plus_uconst */		\
58  .endif;								\
599:
60
61/* If msr bit 1<<25 is set, then VMX register REGNO is at offset REGNO*16
62   of the VMX reg struct.  A pointer to the VMX reg struct is at VREGS in
63   the pt_regs struct.  This macro is for REGNO == 0, and contains
64   'subroutines' that the other macros jump to.  */
65#define vsave_msr0(regno) \
66  .byte 0x10;			/* DW_CFA_expression */			\
67  .uleb128 regno + 77;		/*   regno */				\
68  .uleb128 9f - 1f;		/*   length */				\
691:									\
70  .byte 0x30 + regno;		/*     DW_OP_lit0 */			\
712:									\
72  .byte 0x40;			/*     DW_OP_lit16 */			\
73  .byte 0x1e;			/*     DW_OP_mul */			\
743:									\
75  .byte 0x71; .sleb128 PTREGS;	/*     DW_OP_breg1 */			\
76  .byte 0x06;			/*     DW_OP_deref */			\
77  .byte 0x12;			/*     DW_OP_dup */			\
78  .byte 0x23;			/*     DW_OP_plus_uconst */		\
79    .uleb128 33*RSIZE;		/*       msr offset */			\
80  .byte 0x06;			/*     DW_OP_deref */			\
81  .byte 0x0c; .long 1 << 25;	/*     DW_OP_const4u */			\
82  .byte 0x1a;			/*     DW_OP_and */			\
83  .byte 0x12;			/*     DW_OP_dup, ret 0 if bra taken */	\
84  .byte 0x30;			/*     DW_OP_lit0 */			\
85  .byte 0x29;			/*     DW_OP_eq */			\
86  .byte 0x28; .short 0x7fff;	/*     DW_OP_bra to end */		\
87  .byte 0x13;			/*     DW_OP_drop, pop the 0 */		\
88  .byte 0x23; .uleb128 VREGS;	/*     DW_OP_plus_uconst */		\
89  .byte 0x06;			/*     DW_OP_deref */			\
90  .byte 0x22;			/*     DW_OP_plus */			\
91  .byte 0x2f; .short 0x7fff;	/*     DW_OP_skip to end */		\
929:
93
94/* If msr bit 1<<25 is set, then VMX register REGNO is at offset REGNO*16
95   of the VMX reg struct.  REGNO is 1 thru 31.  */
96#define vsave_msr1(regno) \
97  .byte 0x10;			/* DW_CFA_expression */			\
98  .uleb128 regno + 77;		/*   regno */				\
99  .uleb128 9f - 1f;		/*   length */				\
1001:									\
101  .byte 0x30 + regno;		/*     DW_OP_lit n */			\
102  .byte 0x2f; .short 2b - 9f;	/*     DW_OP_skip */			\
1039:
104
105/* If msr bit 1<<25 is set, then VMX register REGNO is at offset OFS of
106   the VMX save block.  */
107#define vsave_msr2(regno, ofs) \
108  .byte 0x10;			/* DW_CFA_expression */			\
109  .uleb128 regno + 77;		/*   regno */				\
110  .uleb128 9f - 1f;		/*   length */				\
1111:									\
112  .byte 0x0a; .short ofs;	/*     DW_OP_const2u */			\
113  .byte 0x2f; .short 3b - 9f;	/*     DW_OP_skip */			\
1149:
115
116/* VMX register REGNO is at offset OFS of the VMX save area.  */
117#define vsave(regno, ofs) \
118  .byte 0x10;			/* DW_CFA_expression */			\
119  .uleb128 regno + 77;		/*   regno */				\
120  .uleb128 9f - 1f;		/*   length */				\
1211:									\
122  .byte 0x71; .sleb128 PTREGS;	/*     DW_OP_breg1 */			\
123  .byte 0x06;			/*     DW_OP_deref */			\
124  .byte 0x23; .uleb128 VREGS;	/*     DW_OP_plus_uconst */		\
125  .byte 0x06;			/*     DW_OP_deref */			\
126  .byte 0x23; .uleb128 ofs;	/*     DW_OP_plus_uconst */		\
1279:
128
129/* This is where the pt_regs pointer can be found on the stack.  */
130#define PTREGS	128+168+56
131
132/* Size of regs.  */
133#define RSIZE	8
134
135/* Size of CR reg in DWARF unwind info. */
136#define CRSIZE	4
137
138/* Offset of CR reg within a full word. */
139#ifdef __LITTLE_ENDIAN__
140#define CROFF 0
141#else
142#define CROFF (RSIZE - CRSIZE)
143#endif
144
145/* This is the offset of the VMX reg pointer.  */
146#define VREGS	48*RSIZE+33*8
147
148/* Describe where general purpose regs are saved.  */
149#define EH_FRAME_GEN \
150  cfa_save;								\
151  rsave ( 0,  0*RSIZE);							\
152  rsave ( 2,  2*RSIZE);							\
153  rsave ( 3,  3*RSIZE);							\
154  rsave ( 4,  4*RSIZE);							\
155  rsave ( 5,  5*RSIZE);							\
156  rsave ( 6,  6*RSIZE);							\
157  rsave ( 7,  7*RSIZE);							\
158  rsave ( 8,  8*RSIZE);							\
159  rsave ( 9,  9*RSIZE);							\
160  rsave (10, 10*RSIZE);							\
161  rsave (11, 11*RSIZE);							\
162  rsave (12, 12*RSIZE);							\
163  rsave (13, 13*RSIZE);							\
164  rsave (14, 14*RSIZE);							\
165  rsave (15, 15*RSIZE);							\
166  rsave (16, 16*RSIZE);							\
167  rsave (17, 17*RSIZE);							\
168  rsave (18, 18*RSIZE);							\
169  rsave (19, 19*RSIZE);							\
170  rsave (20, 20*RSIZE);							\
171  rsave (21, 21*RSIZE);							\
172  rsave (22, 22*RSIZE);							\
173  rsave (23, 23*RSIZE);							\
174  rsave (24, 24*RSIZE);							\
175  rsave (25, 25*RSIZE);							\
176  rsave (26, 26*RSIZE);							\
177  rsave (27, 27*RSIZE);							\
178  rsave (28, 28*RSIZE);							\
179  rsave (29, 29*RSIZE);							\
180  rsave (30, 30*RSIZE);							\
181  rsave (31, 31*RSIZE);							\
182  rsave (67, 32*RSIZE);		/* ap, used as temp for nip */		\
183  rsave (65, 36*RSIZE);		/* lr */				\
184  rsave (68, 38*RSIZE + CROFF);	/* cr fields */				\
185  rsave (69, 38*RSIZE + CROFF);						\
186  rsave (70, 38*RSIZE + CROFF);						\
187  rsave (71, 38*RSIZE + CROFF);						\
188  rsave (72, 38*RSIZE + CROFF);						\
189  rsave (73, 38*RSIZE + CROFF);						\
190  rsave (74, 38*RSIZE + CROFF);						\
191  rsave (75, 38*RSIZE + CROFF)
192
193/* Describe where the FP regs are saved.  */
194#define EH_FRAME_FP \
195  rsave (32, 48*RSIZE +  0*8);						\
196  rsave (33, 48*RSIZE +  1*8);						\
197  rsave (34, 48*RSIZE +  2*8);						\
198  rsave (35, 48*RSIZE +  3*8);						\
199  rsave (36, 48*RSIZE +  4*8);						\
200  rsave (37, 48*RSIZE +  5*8);						\
201  rsave (38, 48*RSIZE +  6*8);						\
202  rsave (39, 48*RSIZE +  7*8);						\
203  rsave (40, 48*RSIZE +  8*8);						\
204  rsave (41, 48*RSIZE +  9*8);						\
205  rsave (42, 48*RSIZE + 10*8);						\
206  rsave (43, 48*RSIZE + 11*8);						\
207  rsave (44, 48*RSIZE + 12*8);						\
208  rsave (45, 48*RSIZE + 13*8);						\
209  rsave (46, 48*RSIZE + 14*8);						\
210  rsave (47, 48*RSIZE + 15*8);						\
211  rsave (48, 48*RSIZE + 16*8);						\
212  rsave (49, 48*RSIZE + 17*8);						\
213  rsave (50, 48*RSIZE + 18*8);						\
214  rsave (51, 48*RSIZE + 19*8);						\
215  rsave (52, 48*RSIZE + 20*8);						\
216  rsave (53, 48*RSIZE + 21*8);						\
217  rsave (54, 48*RSIZE + 22*8);						\
218  rsave (55, 48*RSIZE + 23*8);						\
219  rsave (56, 48*RSIZE + 24*8);						\
220  rsave (57, 48*RSIZE + 25*8);						\
221  rsave (58, 48*RSIZE + 26*8);						\
222  rsave (59, 48*RSIZE + 27*8);						\
223  rsave (60, 48*RSIZE + 28*8);						\
224  rsave (61, 48*RSIZE + 29*8);						\
225  rsave (62, 48*RSIZE + 30*8);						\
226  rsave (63, 48*RSIZE + 31*8)
227
228/* Describe where the VMX regs are saved.  */
229#ifdef CONFIG_ALTIVEC
230#define EH_FRAME_VMX \
231  vsave_msr0 ( 0);							\
232  vsave_msr1 ( 1);							\
233  vsave_msr1 ( 2);							\
234  vsave_msr1 ( 3);							\
235  vsave_msr1 ( 4);							\
236  vsave_msr1 ( 5);							\
237  vsave_msr1 ( 6);							\
238  vsave_msr1 ( 7);							\
239  vsave_msr1 ( 8);							\
240  vsave_msr1 ( 9);							\
241  vsave_msr1 (10);							\
242  vsave_msr1 (11);							\
243  vsave_msr1 (12);							\
244  vsave_msr1 (13);							\
245  vsave_msr1 (14);							\
246  vsave_msr1 (15);							\
247  vsave_msr1 (16);							\
248  vsave_msr1 (17);							\
249  vsave_msr1 (18);							\
250  vsave_msr1 (19);							\
251  vsave_msr1 (20);							\
252  vsave_msr1 (21);							\
253  vsave_msr1 (22);							\
254  vsave_msr1 (23);							\
255  vsave_msr1 (24);							\
256  vsave_msr1 (25);							\
257  vsave_msr1 (26);							\
258  vsave_msr1 (27);							\
259  vsave_msr1 (28);							\
260  vsave_msr1 (29);							\
261  vsave_msr1 (30);							\
262  vsave_msr1 (31);							\
263  vsave_msr2 (33, 32*16+12);						\
264  vsave      (32, 33*16)
265#else
266#define EH_FRAME_VMX
267#endif
268
269	.section .eh_frame,"a",@progbits
270.Lcie:
271	.long .Lcie_end - .Lcie_start
272.Lcie_start:
273	.long 0			/* CIE ID */
274	.byte 1			/* Version number */
275	.string "zRS"		/* NUL-terminated augmentation string */
276	.uleb128 4		/* Code alignment factor */
277	.sleb128 -8		/* Data alignment factor */
278	.byte 67		/* Return address register column, ap */
279	.uleb128 1		/* Augmentation value length */
280	.byte 0x14		/* DW_EH_PE_pcrel | DW_EH_PE_udata8. */
281	.byte 0x0c,1,0		/* DW_CFA_def_cfa: r1 ofs 0 */
282	.balign 8
283.Lcie_end:
284
285	.long .Lfde0_end - .Lfde0_start
286.Lfde0_start:
287	.long .Lfde0_start - .Lcie	/* CIE pointer. */
288	.quad .Lsigrt_start - .		/* PC start, length */
289	.quad .Lsigrt_end - .Lsigrt_start
290	.uleb128 0			/* Augmentation */
291	EH_FRAME_GEN
292	EH_FRAME_FP
293	EH_FRAME_VMX
294# Do we really need to describe the frame at this point?  ie. will
295# we ever have some call chain that returns somewhere past the addi?
296# I don't think so, since gcc doesn't support async signals.
297#	.byte 0x41		/* DW_CFA_advance_loc 1*4 */
298#undef PTREGS
299#define PTREGS 168+56
300#	EH_FRAME_GEN
301#	EH_FRAME_FP
302#	EH_FRAME_VMX
303	.balign 8
304.Lfde0_end:
305