Searched refs:CLK_TOP_AUD_1_SEL (Results 1 – 14 of 14) sorted by relevance
/Linux-v6.1/include/dt-bindings/clock/ |
D | mediatek,mt6795-clk.h | 116 #define CLK_TOP_AUD_1_SEL 105 macro
|
D | mt6765-clk.h | 148 #define CLK_TOP_AUD_1_SEL 113 macro
|
D | mt8173-clk.h | 119 #define CLK_TOP_AUD_1_SEL 109 macro
|
D | mediatek,mt8365-clk.h | 88 #define CLK_TOP_AUD_1_SEL 78 macro
|
D | mt2712-clk.h | 156 #define CLK_TOP_AUD_1_SEL 125 macro
|
D | mt8192-clk.h | 59 #define CLK_TOP_AUD_1_SEL 47 macro
|
/Linux-v6.1/drivers/clk/mediatek/ |
D | clk-mt6795-topckgen.c | 494 TOP_MUX_GATE(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents, 0xa0, 24, 2, 31, 0),
|
D | clk-mt2712.c | 797 MUX_GATE(CLK_TOP_AUD_1_SEL, "aud_1_sel",
|
D | clk-mt6765.c | 423 MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents,
|
D | clk-mt8365.c | 464 MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents,
|
D | clk-mt8173.c | 580 MUX_GATE(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents, 0x00a0, 24, 2, 31),
|
D | clk-mt8192.c | 663 MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1_SEL, "aud_1_sel",
|
/Linux-v6.1/arch/arm64/boot/dts/mediatek/ |
D | mt8173.dtsi | 878 assigned-clocks = <&topckgen CLK_TOP_AUD_1_SEL>,
|
D | mt8192.dtsi | 806 <&topckgen CLK_TOP_AUD_1_SEL>,
|