Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL2_DIV5 (Results 1 – 4 of 4) sorted by relevance

/Linux-v6.1/include/dt-bindings/clock/
Dmediatek,mt6795-clk.h137 #define CLK_TOP_APLL2_DIV5 126 macro
Dmt8173-clk.h142 #define CLK_TOP_APLL2_DIV5 132 macro
/Linux-v6.1/drivers/clk/mediatek/
Dclk-mt6795-topckgen.c523 DIV_GATE(CLK_TOP_APLL2_DIV5, "apll2_div5", "apll2_div4", 0x12c, 21, 0x12c, 4, 4),
Dclk-mt8173.c608 DIV_GATE(CLK_TOP_APLL2_DIV5, "apll2_div5", "apll2_div4", 0x12c, 21, 0x12c, 4, 4),