Home
last modified time | relevance | path

Searched refs:clk_hw_get_name (Results 1 – 25 of 59) sorted by relevance

123

/Linux-v5.4/drivers/clk/ti/
Dclockdomain.c51 clk_hw_get_name(hw)); in omap2_clkops_enable_clkdm()
57 __func__, clk_hw_get_name(hw)); in omap2_clkops_enable_clkdm()
63 __func__, clk_hw_get_name(hw), clk->clkdm_name, ret); in omap2_clkops_enable_clkdm()
85 clk_hw_get_name(hw)); in omap2_clkops_disable_clkdm()
91 __func__, clk_hw_get_name(hw)); in omap2_clkops_disable_clkdm()
Ddpll3xxx.c69 clk_name = clk_hw_get_name(&clk->hw); in _omap3_wait_dpll_status()
145 pr_debug("clock: locking DPLL %s\n", clk_hw_get_name(&clk->hw)); in _omap3_noncore_dpll_lock()
193 clk_hw_get_name(&clk->hw)); in _omap3_noncore_dpll_bypass()
223 pr_debug("clock: stopping DPLL %s\n", clk_hw_get_name(&clk->hw)); in _omap3_noncore_dpll_stop()
452 __func__, clk_hw_get_name(hw), in omap3_noncore_dpll_enable()
589 clk_hw_get_name(hw), rate); in omap3_noncore_dpll_set_rate()
Dclkt_dflt.c114 idlest_val, clk_hw_get_name(&clk->hw)); in _omap2_module_wait_ready()
221 __func__, clk_hw_get_name(hw), in omap2_dflt_clk_enable()
Dclkctrl.c146 __func__, clk_hw_get_name(hw), in _omap4_clkctrl_clk_enable()
168 pr_err("%s: failed to enable\n", clk_hw_get_name(hw)); in _omap4_clkctrl_clk_enable()
198 pr_err("%s: failed to disable\n", clk_hw_get_name(hw)); in _omap4_clkctrl_clk_disable()
/Linux-v5.4/drivers/clk/ux500/
Dclk-prcmu.c45 clk_hw_get_name(hw)); in clk_prcmu_unprepare()
103 (char *)clk_hw_get_name(hw), in clk_prcmu_opp_prepare()
107 __func__, clk_hw_get_name(hw)); in clk_prcmu_opp_prepare()
116 (char *)clk_hw_get_name(hw)); in clk_prcmu_opp_prepare()
131 clk_hw_get_name(hw)); in clk_prcmu_opp_unprepare()
137 (char *)clk_hw_get_name(hw)); in clk_prcmu_opp_unprepare()
153 __func__, clk_hw_get_name(hw)); in clk_prcmu_opp_volt_prepare()
176 clk_hw_get_name(hw)); in clk_prcmu_opp_volt_unprepare()
/Linux-v5.4/drivers/clk/zynqmp/
Dpll.c50 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_get_mode()
73 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_set_mode()
137 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_recalc_rate()
176 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_set_rate()
219 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_is_enabled()
244 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_enable()
267 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_disable()
Dclk-gate-zynqmp.c37 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_gate_enable()
58 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_gate_disable()
79 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_gate_is_enabled()
Ddivider.c63 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_divider_recalc_rate()
104 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_divider_round_rate()
147 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_divider_set_rate()
Dclk-mux-zynqmp.c46 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_mux_get_parent()
71 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_mux_set_parent()
/Linux-v5.4/drivers/clk/
Dclk-xgene.c64 pr_debug("%s pll %s\n", clk_hw_get_name(hw), in xgene_clk_pll_is_enabled()
112 clk_hw_get_name(hw), fvco / nout, parent_rate, in xgene_clk_pll_recalc_rate()
454 pr_debug("%s clock enabled\n", clk_hw_get_name(hw)); in xgene_clk_enable()
462 clk_hw_get_name(hw), in xgene_clk_enable()
473 clk_hw_get_name(hw), in xgene_clk_enable()
494 pr_debug("%s clock disabled\n", clk_hw_get_name(hw)); in xgene_clk_disable()
520 pr_debug("%s clock checking\n", clk_hw_get_name(hw)); in xgene_clk_is_enabled()
523 pr_debug("%s clock is %s\n", clk_hw_get_name(hw), in xgene_clk_is_enabled()
546 clk_hw_get_name(hw), in xgene_clk_recalc_rate()
552 clk_hw_get_name(hw), parent_rate, parent_rate); in xgene_clk_recalc_rate()
[all …]
Dclk-si5351.c438 __func__, clk_hw_get_name(hw), in si5351_pll_recalc_rate()
496 __func__, clk_hw_get_name(hw), a, b, c, in si5351_pll_round_rate()
525 __func__, clk_hw_get_name(hw), in si5351_pll_set_rate()
636 __func__, clk_hw_get_name(hw), in si5351_msynth_recalc_rate()
749 __func__, clk_hw_get_name(hw), a, b, c, divby4, in si5351_msynth_round_rate()
781 __func__, clk_hw_get_name(hw), in si5351_msynth_set_rate()
917 __func__, clk_hw_get_name(&drvdata->clkout[num].hw), in _si5351_clkout_reset_pll()
1075 __func__, clk_hw_get_name(hw), (1 << rdiv), in si5351_clkout_round_rate()
1126 __func__, clk_hw_get_name(hw), (1 << rdiv), in si5351_clkout_set_rate()
/Linux-v5.4/drivers/clk/sunxi-ng/
Dccu_frac.c67 pr_debug("%s: Read fractional\n", clk_hw_get_name(&common->hw)); in ccu_frac_helper_read_rate()
73 clk_hw_get_name(&common->hw), cf->rates[0], cf->rates[1]); in ccu_frac_helper_read_rate()
78 clk_hw_get_name(&common->hw), reg, cf->select); in ccu_frac_helper_read_rate()
Dccu_sdm.c114 clk_hw_get_name(&common->hw)); in ccu_sdm_helper_read_rate()
120 clk_hw_get_name(&common->hw)); in ccu_sdm_helper_read_rate()
125 clk_hw_get_name(&common->hw), reg); in ccu_sdm_helper_read_rate()
/Linux-v5.4/drivers/clk/qcom/
Dclk-regmap-mux-div.c27 const char *name = clk_hw_get_name(&md->clkr.hw); in mux_div_set_src_div()
63 const char *name = clk_hw_get_name(&md->clkr.hw); in mux_div_get_src_div()
166 const char *name = clk_hw_get_name(hw); in mux_div_get_parent()
208 const char *name = clk_hw_get_name(hw); in mux_div_recalc_rate()
/Linux-v5.4/drivers/clk/st/
Dclkgen-fsyn.c280 clk_hw_get_name(hw), __func__); in quadfs_pll_fs660c32_recalc_rate()
328 __func__, clk_hw_get_name(hw), in quadfs_pll_fs660c32_round_rate()
353 __func__, clk_hw_get_name(hw), in quadfs_pll_fs660c32_set_rate()
511 pr_debug("%s: %s\n", __func__, clk_hw_get_name(hw)); in quadfs_fsynth_enable()
536 pr_debug("%s: %s\n", __func__, clk_hw_get_name(hw)); in quadfs_fsynth_disable()
553 __func__, clk_hw_get_name(hw), nsb); in quadfs_fsynth_is_enabled()
747 clk_hw_get_name(hw), __func__); in quadfs_recalc_rate()
750 pr_debug("%s:%s rate %lu\n", clk_hw_get_name(hw), __func__, rate); in quadfs_recalc_rate()
763 __func__, clk_hw_get_name(hw), in quadfs_round_rate()
/Linux-v5.4/drivers/clk/berlin/
Dberlin2-pll.c53 pr_warn("%s has zero rfdiv\n", clk_hw_get_name(hw)); in berlin2_pll_recalc_rate()
62 clk_hw_get_name(hw), vcodivsel); in berlin2_pll_recalc_rate()
Dbg2.c579 clk_names[SYSPLL] = clk_hw_get_name(hw); in berlin2_clock_setup()
587 clk_names[MEMPLL] = clk_hw_get_name(hw); in berlin2_clock_setup()
595 clk_names[CPUPLL] = clk_hw_get_name(hw); in berlin2_clock_setup()
/Linux-v5.4/drivers/clk/imx/
Dclk-scu.c163 clk_hw_get_name(hw), ret); in clk_scu_recalc_rate()
253 clk_hw_get_name(hw), ret); in clk_scu_get_parent()
325 pr_warn("%s: clk unprepare failed %d\n", clk_hw_get_name(hw), in clk_scu_unprepare()
/Linux-v5.4/drivers/clk/samsung/
Dclk-pll.c215 drate, clk_hw_get_name(hw)); in samsung_pll35xx_set_rate()
327 drate, clk_hw_get_name(hw)); in samsung_pll36xx_set_rate()
446 drate, clk_hw_get_name(hw)); in samsung_pll45xx_set_rate()
498 __func__, clk_hw_get_name(hw)); in samsung_pll45xx_set_rate()
597 drate, clk_hw_get_name(hw)); in samsung_pll46xx_set_rate()
657 __func__, clk_hw_get_name(hw)); in samsung_pll46xx_set_rate()
815 drate, clk_hw_get_name(hw)); in samsung_s3c2410_pll_set_rate()
1011 drate, clk_hw_get_name(hw)); in samsung_pll2550xx_set_rate()
1111 drate, clk_hw_get_name(hw)); in samsung_pll2650x_set_rate()
1205 drate, clk_hw_get_name(hw)); in samsung_pll2650xx_set_rate()
/Linux-v5.4/drivers/clk/socfpga/
Dclk-gate.c33 const char *name = clk_hw_get_name(hwclk); in socfpga_clk_get_parent()
59 const char *name = clk_hw_get_name(hwclk); in socfpga_clk_set_parent()
/Linux-v5.4/drivers/clk/nxp/
Dclk-lpc32xx.c517 clk_hw_get_name(hw), in clk_pll_recalc_rate()
526 clk_hw_get_name(hw), in clk_pll_recalc_rate()
590 pr_debug("%s: %lu/%lu\n", clk_hw_get_name(hw), *parent_rate, rate); in clk_hclk_pll_round_rate()
619 clk_hw_get_name(hw), rate); in clk_hclk_pll_round_rate()
637 clk_hw_get_name(hw), rate, m, n, p); in clk_hclk_pll_round_rate()
640 clk_hw_get_name(hw), rate, m, n, p, o); in clk_hclk_pll_round_rate()
652 pr_debug("%s: %lu/%lu\n", clk_hw_get_name(hw), *parent_rate, rate); in clk_usb_pll_round_rate()
802 pr_debug("%s: 0x%x\n", clk_hw_get_name(hw), clk->enable); in clk_usb_enable()
/Linux-v5.4/drivers/clk/microchip/
Dclk-core.c421 __func__, clk_hw_get_name(hw), req->rate); in roclk_determine_rate()
426 clk_hw_get_name(hw), req->rate, in roclk_determine_rate()
427 clk_hw_get_name(best_parent_clk), best_parent_rate, in roclk_determine_rate()
453 pr_err("%s: poll failed, clk active\n", clk_hw_get_name(hw)); in roclk_set_parent()
876 clk_hw_get_name(hw), nosc, cosc); in sclk_set_parent()
/Linux-v5.4/drivers/clk/rockchip/
Dclk-pll.c398 clk_hw_get_name(hw)); in rockchip_rk3066_pll_recalc_rate()
477 __func__, clk_hw_get_name(hw), drate, prate); in rockchip_rk3066_pll_set_rate()
483 drate, clk_hw_get_name(hw)); in rockchip_rk3066_pll_set_rate()
538 __func__, clk_hw_get_name(hw), drate, rate->nr, cur.nr, in rockchip_rk3066_pll_init()
543 __func__, clk_hw_get_name(hw)); in rockchip_rk3066_pll_init()
Dclk-inverter.c44 __func__, degrees, clk_hw_get_name(hw)); in rockchip_inv_set_phase()
/Linux-v5.4/drivers/clk/sirf/
Dclk-common.c300 const char *name = clk_hw_get_name(hw); in dmn_clk_get_parent()
315 const char *name = clk_hw_get_name(hw); in dmn_clk_set_parent()
358 const char *name = clk_hw_get_name(hw); in dmn_clk_round_rate()
381 const char *name = clk_hw_get_name(hw); in dmn_clk_set_rate()

123