Home
last modified time | relevance | path

Searched refs:setup_force_cpu_cap (Results 1 – 21 of 21) sorted by relevance

/Linux-v5.15/arch/x86/kernel/
Dparavirt-spinlocks.c39 setup_force_cpu_cap(X86_FEATURE_PVUNLOCK); in paravirt_set_cap()
42 setup_force_cpu_cap(X86_FEATURE_VCPUPREEMPT); in paravirt_set_cap()
Dtsc_msr.c223 setup_force_cpu_cap(X86_FEATURE_TSC_KNOWN_FREQ); in cpu_khz_from_msr()
233 setup_force_cpu_cap(X86_FEATURE_TSC_RELIABLE); in cpu_khz_from_msr()
Dtsc.c658 setup_force_cpu_cap(X86_FEATURE_TSC_KNOWN_FREQ); in native_calibrate_tsc()
681 setup_force_cpu_cap(X86_FEATURE_TSC_RELIABLE); in native_calibrate_tsc()
1066 setup_force_cpu_cap(X86_FEATURE_ART); in detect_art()
Djailhouse.c258 setup_force_cpu_cap(X86_FEATURE_TSC_KNOWN_FREQ); in jailhouse_init_platform()
Dkvmclock.c119 setup_force_cpu_cap(X86_FEATURE_TSC_KNOWN_FREQ); in kvm_get_tsc_khz()
/Linux-v5.15/arch/x86/kernel/cpu/
Dvmware.c380 setup_force_cpu_cap(X86_FEATURE_CONSTANT_TSC); in vmware_set_capabilities()
381 setup_force_cpu_cap(X86_FEATURE_TSC_RELIABLE); in vmware_set_capabilities()
383 setup_force_cpu_cap(X86_FEATURE_TSC_KNOWN_FREQ); in vmware_set_capabilities()
385 setup_force_cpu_cap(X86_FEATURE_VMCALL); in vmware_set_capabilities()
387 setup_force_cpu_cap(X86_FEATURE_VMW_VMMCALL); in vmware_set_capabilities()
Dtsx.c174 setup_force_cpu_cap(X86_FEATURE_RTM); in tsx_init()
175 setup_force_cpu_cap(X86_FEATURE_HLE); in tsx_init()
Dbugs.c600 setup_force_cpu_cap(X86_FEATURE_FENCE_SWAPGS_USER); in spectre_v1_select_mitigation()
607 setup_force_cpu_cap(X86_FEATURE_FENCE_SWAPGS_KERNEL); in spectre_v1_select_mitigation()
777 setup_force_cpu_cap(X86_FEATURE_USE_IBPB); in spectre_v2_user_select_mitigation()
951 setup_force_cpu_cap(X86_FEATURE_RETPOLINE_AMD); in spectre_v2_select_mitigation()
952 setup_force_cpu_cap(X86_FEATURE_RETPOLINE); in spectre_v2_select_mitigation()
956 setup_force_cpu_cap(X86_FEATURE_RETPOLINE); in spectre_v2_select_mitigation()
971 setup_force_cpu_cap(X86_FEATURE_RSB_CTXSW); in spectre_v2_select_mitigation()
986 setup_force_cpu_cap(X86_FEATURE_USE_IBRS_FW); in spectre_v2_select_mitigation()
1210 setup_force_cpu_cap(X86_FEATURE_SPEC_STORE_BYPASS_DISABLE); in __ssb_select_mitigation()
1574 setup_force_cpu_cap(X86_FEATURE_L1TF_PTEINV); in l1tf_select_mitigation()
Dhygon.c233 setup_force_cpu_cap(X86_FEATURE_LS_CFG_SSBD); in bsp_init_hygon()
234 setup_force_cpu_cap(X86_FEATURE_SSBD); in bsp_init_hygon()
Dcommon.c483 setup_force_cpu_cap(X86_FEATURE_OSPKE); in setup_pku()
1159 setup_force_cpu_cap(X86_FEATURE_IBRS_ENHANCED); in cpu_set_bug_bits()
1224 setup_force_cpu_cap(X86_FEATURE_NOPL); in detect_nopl()
1315 setup_force_cpu_cap(X86_FEATURE_CPUID); in early_identify_cpu()
1330 setup_force_cpu_cap(X86_FEATURE_ALWAYS); in early_identify_cpu()
Dmshyperv.c366 setup_force_cpu_cap(X86_FEATURE_TSC_RELIABLE); in ms_hyperv_init_platform()
Damd.c569 setup_force_cpu_cap(X86_FEATURE_LS_CFG_SSBD); in bsp_init_amd()
570 setup_force_cpu_cap(X86_FEATURE_SSBD); in bsp_init_amd()
Dintel.c1086 setup_force_cpu_cap(X86_FEATURE_SPLIT_LOCK_DETECT); in __split_lock_setup()
/Linux-v5.15/arch/um/include/asm/
Dcpufeature.h61 #define setup_force_cpu_cap(bit) do { \ macro
66 #define setup_force_cpu_bug(bit) setup_force_cpu_cap(bit)
/Linux-v5.15/arch/x86/include/asm/
Dcpufeature.h148 #define setup_force_cpu_cap(bit) do { \ macro
153 #define setup_force_cpu_bug(bit) setup_force_cpu_cap(bit)
/Linux-v5.15/arch/x86/kernel/fpu/
Dinit.c75 setup_force_cpu_cap(X86_FEATURE_FPU); in fpu__init_system_early_generic()
/Linux-v5.15/arch/x86/xen/
Dtime.c42 setup_force_cpu_cap(X86_FEATURE_TSC_KNOWN_FREQ); in xen_tsc_khz()
501 setup_force_cpu_cap(X86_FEATURE_TSC); in xen_time_init()
Denlighten_pv.c258 setup_force_cpu_cap(X86_FEATURE_XENPV); in xen_init_capabilities()
276 setup_force_cpu_cap(X86_FEATURE_MWAIT); in xen_init_capabilities()
/Linux-v5.15/arch/x86/mm/
Dpti.c121 setup_force_cpu_cap(X86_FEATURE_PTI); in pti_check_boottime_disable()
Dinit.c283 setup_force_cpu_cap(X86_FEATURE_INVPCID_SINGLE); in setup_pcid()
/Linux-v5.15/Documentation/x86/
Dcpuinfo.rst65 setup_force_cpu_cap macros. For example, if bit 5 is set in MSR_IA32_CORE_CAPS,