Home
last modified time | relevance | path

Searched refs:pipe_count (Results 1 – 25 of 39) sorted by relevance

12

/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dcn10/
Ddcn10_hw_sequencer_debug.c133 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_hubp_states()
203 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_rq_states()
248 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_dlg_states()
302 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_ttu_states()
341 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_cm_states()
394 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_mpcc_states()
509 for (i = 0; i < pool->pipe_count; i++) { in dcn10_clear_hubp_underflow()
Ddcn10_hw_sequencer.c101 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn10_lock_all_pipes()
171 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_hubp_states()
203 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_hubp_states()
228 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_hubp_states()
260 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_hubp_states()
293 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_hw_state()
335 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_hw_state()
720 for (i = 0; i < dc->res_pool->pipe_count; i++) { in apply_DEGVIDCN10_253_wa()
764 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn10_bios_golden_init()
791 for (i = 0; i < dc->res_pool->pipe_count; i++) { in false_optc_underflow_wa()
[all …]
Ddcn10_resource.c986 for (i = 0; i < pool->base.pipe_count; i++) { in dcn10_resource_destruct()
1410 pool->base.pipe_count = pool->base.res_cap->num_timing_generator; in dcn10_resource_construct()
1413 pool->base.pipe_count = 3; in dcn10_resource_construct()
1569 for (i = 0; i < pool->base.pipe_count; i++) { in dcn10_resource_construct()
1638 pool->base.pipe_count = j; in dcn10_resource_construct()
1644 dc->dml.ip.max_num_dpp = pool->base.pipe_count; in dcn10_resource_construct()
1645 dc->dcn_ip->max_num_dpp = pool->base.pipe_count; in dcn10_resource_construct()
1667 dc->caps.max_planes = pool->base.pipe_count; in dcn10_resource_construct()
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dce60/
Ddce60_resource.c800 for (i = 0; i < pool->base.pipe_count; i++) { in dce60_resource_destruct()
873 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce60_validate_bandwidth()
959 pool->base.pipe_count = res_cap.num_timing_generator; in dce60_construct()
1034 for (i = 0; i < pool->base.pipe_count; i++) { in dce60_construct()
1096 dc->caps.max_planes = pool->base.pipe_count; in dce60_construct()
1153 pool->base.pipe_count = res_cap_61.num_timing_generator; in dce61_construct()
1231 for (i = 0; i < pool->base.pipe_count; i++) { in dce61_construct()
1293 dc->caps.max_planes = pool->base.pipe_count; in dce61_construct()
1350 pool->base.pipe_count = res_cap_64.num_timing_generator; in dce64_construct()
1424 for (i = 0; i < pool->base.pipe_count; i++) { in dce64_construct()
[all …]
Ddce60_hw_sequencer.c70 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce60_should_enable_fbc()
86 if (i == dc->res_pool->pipe_count) in dce60_should_enable_fbc()
395 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce60_apply_ctx_for_surface()
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dce80/
Ddce80_resource.c805 for (i = 0; i < pool->base.pipe_count; i++) { in dce80_resource_destruct()
878 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce80_validate_bandwidth()
964 pool->base.pipe_count = res_cap.num_timing_generator; in dce80_construct()
1045 for (i = 0; i < pool->base.pipe_count; i++) { in dce80_construct()
1107 dc->caps.max_planes = pool->base.pipe_count; in dce80_construct()
1164 pool->base.pipe_count = res_cap_81.num_timing_generator; in dce81_construct()
1244 for (i = 0; i < pool->base.pipe_count; i++) { in dce81_construct()
1306 dc->caps.max_planes = pool->base.pipe_count; in dce81_construct()
1363 pool->base.pipe_count = res_cap_83.num_timing_generator; in dce83_construct()
1439 for (i = 0; i < pool->base.pipe_count; i++) { in dce83_construct()
[all …]
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dce110/
Ddce110_resource.c816 for (i = 0; i < pool->base.pipe_count; i++) { in dce110_resource_destruct()
979 dc->res_pool->pipe_count, in dce110_validate_bandwidth()
1267 pool->opps[pool->pipe_count] = &dce110_oppv->base; in underlay_create()
1268 pool->timing_generators[pool->pipe_count] = &dce110_tgv->base; in underlay_create()
1269 pool->mis[pool->pipe_count] = &dce110_miv->base; in underlay_create()
1270 pool->transforms[pool->pipe_count] = &dce110_xfmv->base; in underlay_create()
1271 pool->pipe_count++; in underlay_create()
1365 pool->base.pipe_count = pool->base.res_cap->num_timing_generator; in dce110_resource_construct()
1366 pool->base.underlay_pipe_index = pool->base.pipe_count; in dce110_resource_construct()
1440 for (i = 0; i < pool->base.pipe_count; i++) { in dce110_resource_construct()
[all …]
Ddce110_hw_sequencer.c1620 for (i = 0; i < dc->res_pool->pipe_count; i++) { in disable_vga_and_power_gate_all_controllers()
1938 for (i = 0; i < dc->res_pool->pipe_count; i++) { in should_enable_fbc()
1954 if (i == dc->res_pool->pipe_count) in should_enable_fbc()
2101 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce110_setup_audio_dto()
2146 if (i == dc->res_pool->pipe_count) { in dce110_setup_audio_dto()
2147 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce110_setup_audio_dto()
2196 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce110_apply_ctx_to_hw()
2221 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce110_apply_ctx_to_hw()
2524 for (i = 0; i < dc->res_pool->pipe_count; i++) { in init_hw()
2552 for (i = 0; i < dc->res_pool->pipe_count; i++) { in init_hw()
[all …]
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/core/
Ddc.c945 for (i = 0; i < dc->res_pool->pipe_count; i++) { in apply_ctx_interdependent_lock()
970 for (i = 0; i < dc->res_pool->pipe_count; i++) { in disable_dangling_plane()
1012 for (i = 0; i < dc->res_pool->pipe_count; i++) { in disable_vbios_mode_if_required()
1108 full_pipe_count = dc->res_pool->pipe_count; in dc_create()
1200 int pipe_count = dc->res_pool->pipe_count; in enable_timing_multisync() local
1203 for (i = 0; i < pipe_count; i++) { in enable_timing_multisync()
1226 int pipe_count = dc->res_pool->pipe_count; in program_timing_sync() local
1229 for (i = 0; i < pipe_count; i++) { in program_timing_sync()
1236 for (i = 0; i < pipe_count; i++) { in program_timing_sync()
1250 for (j = i + 1; j < pipe_count; j++) { in program_timing_sync()
[all …]
Ddc_surface.c150 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dc_plane_get_status()
162 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dc_plane_get_status()
Ddc_debug.c318 for (i = 0; i < dc->res_pool->pipe_count; i++) { in context_timing_trace()
330 for (i = 0; i < dc->res_pool->pipe_count; i++) { in context_timing_trace()
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dcn20/
Ddcn20_resource.c1485 for (i = 0; i < pool->base.pipe_count; i++) { in dcn20_resource_destruct()
1728 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_add_dsc_to_stream_resource()
1989 for (i = 0, pipe_cnt = -1; i < dc->res_pool->pipe_count; i++) { in dcn20_populate_dml_pipes_from_context()
2013 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_populate_dml_pipes_from_context()
2408 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_set_mcif_arb_params()
2454 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_validate_dsc()
2524 for (j = dc->res_pool->pipe_count - 1; j >= 0; j--) { in dcn20_find_secondary_pipe()
2547 for (j = dc->res_pool->pipe_count - 1; j >= 0; j--) { in dcn20_find_secondary_pipe()
2569 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_merge_pipes_for_validate()
2598 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_merge_pipes_for_validate()
[all …]
Ddcn20_hwseq.c1466 int opp_count = dc->res_pool->pipe_count; in dcn20_update_dchubp_dpp()
1661 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_program_front_end_for_ctx()
1672 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_program_front_end_for_ctx()
1685 for (i = 0; i < dc->res_pool->pipe_count; i++) in dcn20_program_front_end_for_ctx()
1690 for (i = 0; i < dc->res_pool->pipe_count; i++) in dcn20_program_front_end_for_ctx()
1699 for (i = 0; i < dc->res_pool->pipe_count; i++) in dcn20_program_front_end_for_ctx()
1714 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_program_front_end_for_ctx()
1748 for (i = 0; i < dc->res_pool->pipe_count; i++) in dcn20_post_unlock_program_front_end()
1758 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_post_unlock_program_front_end()
1771 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_post_unlock_program_front_end()
[all …]
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dcn30/
Ddcn30_resource.c1237 for (i = 0; i < pool->base.pipe_count; i++) { in dcn30_resource_destruct()
1318 for (i = 0; i < pool->base.pipe_count; i++) { in dcn30_resource_destruct()
1355 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn30_dwbc_create() local
1357 for (i = 0; i < pipe_count; i++) { in dcn30_dwbc_create()
1380 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn30_mmhubbub_create() local
1382 for (i = 0; i < pipe_count; i++) { in dcn30_mmhubbub_create()
1465 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn30_populate_dml_pipes_from_context()
1484 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn30_populate_dml_writeback_from_context()
1601 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn30_set_mcif_arb_params()
1733 loaded_ip->max_num_dpp = pool->base.pipe_count; in init_soc_bounding_box()
[all …]
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dcn302/
Ddcn302_resource.c841 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn302_dwbc_create() local
843 for (i = 0; i < pipe_count; i++) { in dcn302_dwbc_create()
876 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn302_mmhubbub_create() local
878 for (i = 0; i < pipe_count; i++) { in dcn302_mmhubbub_create()
1101 loaded_ip->max_num_otg = pool->pipe_count; in init_soc_bounding_box()
1102 loaded_ip->max_num_dpp = pool->pipe_count; in init_soc_bounding_box()
1162 for (i = 0; i < pool->pipe_count; i++) { in dcn302_resource_destruct()
1237 for (i = 0; i < pool->pipe_count; i++) { in dcn302_resource_destruct()
1502 pool->pipe_count = pool->res_cap->num_timing_generator; in dcn302_resource_construct()
1636 for (i = 0; i < pool->pipe_count; i++) { in dcn302_resource_construct()
[all …]
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dcn303/
Ddcn303_resource.c787 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn303_dwbc_create() local
789 for (i = 0; i < pipe_count; i++) { in dcn303_dwbc_create()
822 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn303_mmhubbub_create() local
824 for (i = 0; i < pipe_count; i++) { in dcn303_mmhubbub_create()
1031 loaded_ip->max_num_otg = pool->pipe_count; in init_soc_bounding_box()
1032 loaded_ip->max_num_dpp = pool->pipe_count; in init_soc_bounding_box()
1092 for (i = 0; i < pool->pipe_count; i++) { in dcn303_resource_destruct()
1167 for (i = 0; i < pool->pipe_count; i++) { in dcn303_resource_destruct()
1432 pool->pipe_count = pool->res_cap->num_timing_generator; in dcn303_resource_construct()
1557 for (i = 0; i < pool->pipe_count; i++) { in dcn303_resource_construct()
[all …]
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dcn301/
Ddcn301_resource.c1268 for (i = 0; i < pool->base.pipe_count; i++) { in dcn301_destruct()
1380 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn301_dwbc_create() local
1382 for (i = 0; i < pipe_count; i++) { in dcn301_dwbc_create()
1405 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn301_mmhubbub_create() local
1407 for (i = 0; i < pipe_count; i++) { in dcn301_mmhubbub_create()
1506 loaded_ip->max_num_dpp = pool->base.pipe_count; in init_soc_bounding_box()
1582 dcn3_01_ip.max_num_dpp = pool->base.pipe_count; in dcn301_update_bw_bounding_box()
1668 pool->base.pipe_count = pool->base.res_cap->num_timing_generator; in dcn301_resource_construct()
1809 for (i = 0; i < pool->base.pipe_count; i++) { in dcn301_resource_construct()
1852 pool->base.pipe_count = j; in dcn301_resource_construct()
[all …]
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dcn21/
Ddcn21_resource.c943 for (i = 0; i < pool->base.pipe_count; i++) { in dcn21_resource_destruct()
1113 for (i = 0, pipe_idx = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn21_calculate_wm()
1235 for (i = 0, pipe_idx = 0; i < dc->res_pool->pipe_count; i++) { in dcn21_fast_validate_bw()
1259 for (i = 0, pipe_idx = -1; i < dc->res_pool->pipe_count; i++) { in dcn21_fast_validate_bw()
1343 …display_e2e_pipe_params_st *pipes = kzalloc(dc->res_pool->pipe_count * sizeof(display_e2e_pipe_par… in dcn21_validate_bandwidth_fp()
1599 dcn2_1_ip.max_num_dpp = pool->base.pipe_count; in update_bw_bounding_box()
1978 pool->base.pipe_count = pool->base.res_cap->num_timing_generator; in dcn21_resource_construct()
2034 pool->base.pipe_count = 4; in dcn21_resource_construct()
2145 for (i = 0; i < pool->base.pipe_count; i++) { in dcn21_resource_construct()
2213 pool->base.pipe_count = j; in dcn21_resource_construct()
[all …]
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dce100/
Ddce100_resource.c757 for (i = 0; i < pool->base.pipe_count; i++) { in dce100_resource_destruct()
844 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce100_validate_bandwidth()
1065 pool->base.pipe_count = res_cap.num_timing_generator; in dce100_resource_construct()
1076 for (i = 0; i < pool->base.pipe_count; i++) { in dce100_resource_construct()
1139 dc->caps.max_planes = pool->base.pipe_count; in dce100_resource_construct()
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dml/dcn2x/
Ddcn2x.c72 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_populate_dml_writeback_from_context()
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dcn31/
Ddcn31_resource.c1360 for (i = 0; i < pool->base.pipe_count; i++) { in dcn31_resource_destruct()
1475 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn31_dwbc_create() local
1477 for (i = 0; i < pipe_count; i++) { in dcn31_dwbc_create()
1500 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn31_mmhubbub_create() local
1502 for (i = 0; i < pipe_count; i++) { in dcn31_mmhubbub_create()
1585 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn31_populate_dml_pipes_from_context()
1755 for (i = 0, pipe_idx = 0; i < dc->res_pool->pipe_count; i++) { in dcn31_calculate_wm_and_dlg_fp()
1804 dcn3_1_ip.max_num_dpp = dc->res_pool->pipe_count; in dcn31_update_bw_bounding_box()
1931 pool->base.pipe_count = pool->base.res_cap->num_timing_generator; in dcn31_resource_construct()
2074 for (i = 0; i < pool->base.pipe_count; i++) { in dcn31_resource_construct()
[all …]
Ddcn31_hwseq.c274 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn31_init_hw()
574 for (i = dc->res_pool->pipe_count - 1; i >= 0 ; i--) { in dcn31_reset_hw_ctx_wrap()
603 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn31_is_abm_supported()
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dce120/
Ddce120_resource.c600 for (i = 0; i < pool->base.pipe_count; i++) { in dce120_resource_destruct()
1070 pool->base.pipe_count = res_cap.num_timing_generator; in dce120_resource_construct()
1159 for (i = 0; i < pool->base.pipe_count; i++) { in dce120_resource_construct()
1235 pool->base.pipe_count = j; in dce120_resource_construct()
1250 dc->caps.max_planes = pool->base.pipe_count; in dce120_resource_construct()
/Linux-v5.15/sound/pci/mixart/
Dmixart_core.h232 u32 pipe_count; /* set to 1 for instance */ member
394 u32 pipe_count; /* set to 1 (array size !) */ member
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn20/
Ddcn20_clk_mgr.c109 for (i = 0; i < clk_mgr->base.ctx->dc->res_pool->pipe_count; i++) { in dcn20_update_clocks_update_dpp_dto()
143 for (i = 0; i < clk_mgr->base.ctx->dc->res_pool->pipe_count; i++) { in dcn20_update_clocks_update_dentist()
174 for (i = 0; i < clk_mgr->base.ctx->dc->res_pool->pipe_count; i++) { in dcn20_update_clocks_update_dentist()

12