Home
last modified time | relevance | path

Searched refs:evclk (Results 1 – 25 of 32) sorted by relevance

12

/Linux-v4.19/drivers/gpu/drm/radeon/
Dtrinity_dpm.c993 if ((old_rps->evclk != new_rps->evclk) || in trinity_set_vce_clock()
996 if (new_rps->evclk || new_rps->ecclk) in trinity_set_vce_clock()
1000 radeon_set_vce_clocks(rdev, new_rps->evclk, new_rps->ecclk); in trinity_set_vce_clock()
1504 u32 evclk, u32 ecclk, u16 *voltage) in trinity_get_vce_clock_voltage() argument
1511 if (((evclk == 0) && (ecclk == 0)) || in trinity_get_vce_clock_voltage()
1518 if ((evclk <= table->entries[i].evclk) && in trinity_get_vce_clock_voltage()
1554 new_rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk; in trinity_apply_state_adjust_rules()
1557 new_rps->evclk = 0; in trinity_apply_state_adjust_rules()
1575 trinity_get_vce_clock_voltage(rdev, new_rps->evclk, new_rps->ecclk, &min_vce_voltage); in trinity_apply_state_adjust_rules()
Dkv_dpm.c906 pi->vce_level[i].Frequency = cpu_to_be32(table->entries[i].evclk); in kv_populate_vce_table()
910 (u8)kv_get_clk_bypass(rdev, table->entries[i].evclk); in kv_populate_vce_table()
913 table->entries[i].evclk, false, &dividers); in kv_populate_vce_table()
1459 static u8 kv_get_vce_boot_level(struct radeon_device *rdev, u32 evclk) in kv_get_vce_boot_level() argument
1466 if (table->entries[i].evclk >= evclk) in kv_get_vce_boot_level()
1482 if (radeon_new_state->evclk > 0 && radeon_current_state->evclk == 0) { in kv_update_vce_dpm()
1489 pi->vce_boot_level = kv_get_vce_boot_level(rdev, radeon_new_state->evclk); in kv_update_vce_dpm()
1506 } else if (radeon_new_state->evclk == 0 && radeon_current_state->evclk > 0) { in kv_update_vce_dpm()
2154 new_rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk; in kv_apply_state_adjust_rules()
2157 new_rps->evclk = 0; in kv_apply_state_adjust_rules()
[all …]
Dradeon_asic.h698 int tn_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk);
750 int si_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk);
788 int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Dsi_dpm.c2934 u32 evclk, u32 ecclk, u16 *voltage) in si_get_vce_clock_voltage() argument
2941 if (((evclk == 0) && (ecclk == 0)) || in si_get_vce_clock_voltage()
2948 if ((evclk <= table->entries[i].evclk) && in si_get_vce_clock_voltage()
3005 rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk; in si_apply_state_adjust_rules()
3007 si_get_vce_clock_voltage(rdev, rps->evclk, rps->ecclk, in si_apply_state_adjust_rules()
3010 rps->evclk = 0; in si_apply_state_adjust_rules()
5930 if ((old_rps->evclk != new_rps->evclk) || in si_set_vce_clock()
5933 if (new_rps->evclk || new_rps->ecclk) in si_set_vce_clock()
5937 radeon_set_vce_clocks(rdev, new_rps->evclk, new_rps->ecclk); in si_set_vce_clock()
Dradeon.h1345 u32 evclk; member
1440 u32 evclk; member
1529 u32 evclk; member
1965 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Dci_dpm.c804 rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk; in ci_apply_state_adjust_rules()
807 rps->evclk = 0; in ci_apply_state_adjust_rules()
2701 rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk; in ci_populate_smc_vce_level()
4105 if (table->entries[i].evclk >= min_evclk) in ci_get_vce_boot_level()
4120 if (radeon_current_state->evclk != radeon_new_state->evclk) { in ci_update_vce_dpm()
4121 if (radeon_new_state->evclk) { in ci_update_vce_dpm()
Dr600_dpm.c1108 rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].evclk = in r600_parse_extended_power_table()
1123 rdev->pm.dpm.vce_states[i].evclk = in r600_parse_extended_power_table()
/Linux-v4.19/drivers/gpu/drm/amd/amdgpu/
Dkv_dpm.c991 pi->vce_level[i].Frequency = cpu_to_be32(table->entries[i].evclk); in kv_populate_vce_table()
995 (u8)kv_get_clk_bypass(adev, table->entries[i].evclk); in kv_populate_vce_table()
998 table->entries[i].evclk, false, &dividers); in kv_populate_vce_table()
1530 static u8 kv_get_vce_boot_level(struct amdgpu_device *adev, u32 evclk) in kv_get_vce_boot_level() argument
1537 if (table->entries[i].evclk >= evclk) in kv_get_vce_boot_level()
1553 if (amdgpu_new_state->evclk > 0 && amdgpu_current_state->evclk == 0) { in kv_update_vce_dpm()
1557 pi->vce_boot_level = kv_get_vce_boot_level(adev, amdgpu_new_state->evclk); in kv_update_vce_dpm()
1573 } else if (amdgpu_new_state->evclk == 0 && amdgpu_current_state->evclk > 0) { in kv_update_vce_dpm()
2222 new_rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk; in kv_apply_state_adjust_rules()
2225 new_rps->evclk = 0; in kv_apply_state_adjust_rules()
[all …]
Damdgpu_dpm.h63 u32 evclk; member
160 u32 evclk; member
Dci_dpm.c936 rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk; in ci_apply_state_adjust_rules()
939 rps->evclk = 0; in ci_apply_state_adjust_rules()
2839 adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk; in ci_populate_smc_vce_level()
4258 if (table->entries[i].evclk >= min_evclk) in ci_get_vce_boot_level()
4273 if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) { in ci_update_vce_dpm()
4274 if (amdgpu_new_state->evclk) { in ci_update_vce_dpm()
6178 *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk)); in ci_check_state_equal()
Damdgpu_dpm.c570 adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].evclk = in amdgpu_parse_extended_power_table()
586 adev->pm.dpm.vce_states[i].evclk = in amdgpu_parse_extended_power_table()
Dsi_dpm.c3034 u32 evclk, u32 ecclk, u16 *voltage) in si_get_vce_clock_voltage() argument
3041 if (((evclk == 0) && (ecclk == 0)) || in si_get_vce_clock_voltage()
3048 if ((evclk <= table->entries[i].evclk) && in si_get_vce_clock_voltage()
3465 rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk; in si_apply_state_adjust_rules()
3467 si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk, in si_apply_state_adjust_rules()
3470 rps->evclk = 0; in si_apply_state_adjust_rules()
7975 *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk)); in si_check_state_equal()
Dsoc15.c432 static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk) in soc15_set_vce_clocks() argument
Dcik.c1340 static int cik_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk) in cik_set_vce_clocks() argument
Dvi.c789 static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk) in vi_set_vce_clocks() argument
Damdgpu_kms.c678 vce_clk_table.entries[i].eclk = vce_state->evclk; in amdgpu_info_ioctl()
/Linux-v4.19/drivers/gpu/drm/amd/powerplay/inc/
Dpower_state.h173 unsigned long evclk; member
Dhwmgr.h100 uint32_t evclk; member
154 uint32_t evclk; member
/Linux-v4.19/drivers/gpu/drm/amd/powerplay/hwmgr/
Dsmu10_hwmgr.h131 uint32_t evclk; member
Dsmu8_hwmgr.h147 uint32_t evclk; member
Dsmu7_hwmgr.h73 uint32_t evclk; member
Dvega10_hwmgr.h101 uint32_t evclk; member
Dprocesspptables.c1134 vce_table->entries[i].evclk = ((unsigned long)entry->ucEVClkHigh << 16) in get_vce_clock_voltage_limit_table()
1582 vce_state->evclk = ((uint32_t)vce_clock_info->ucEVClkHigh << 16) | vce_clock_info->usEVClkLow; in get_vce_state_table_entry()
Dprocess_pptables_v1_0.c1259 vce_state->evclk = mm_dep_record->ulEClk; in ppt_get_vce_state_table_entry_v1_0()
/Linux-v4.19/drivers/gpu/drm/amd/include/
Dkgd_pp_interface.h31 u32 evclk; member

12