Searched refs:clk_state (Results 1 – 6 of 6) sorted by relevance
40 if (sched->clk_state == SLIM_CLK_ACTIVE) { in slim_ctrl_clk_pause()63 if (sched->clk_state == SLIM_CLK_PAUSED && ctrl->wakeup) in slim_ctrl_clk_pause()66 sched->clk_state = SLIM_CLK_ACTIVE; in slim_ctrl_clk_pause()73 if (ctrl->sched.clk_state == SLIM_CLK_PAUSED) { in slim_ctrl_clk_pause()89 sched->clk_state = SLIM_CLK_ENTERING_PAUSE; in slim_ctrl_clk_pause()112 sched->clk_state = SLIM_CLK_ACTIVE; in slim_ctrl_clk_pause()114 sched->clk_state = SLIM_CLK_PAUSED; in slim_ctrl_clk_pause()
120 if (ctrl->sched.clk_state == SLIM_CLK_ENTERING_PAUSE && in slim_do_transfer()128 if (ctrl->sched.clk_state != SLIM_CLK_ACTIVE) { in slim_do_transfer()130 ctrl->sched.clk_state, ret); in slim_do_transfer()
467 if (ctrl->sched.clk_state != SLIM_CLK_ACTIVE) { in slim_device_report_present()469 ctrl->sched.clk_state, ret); in slim_device_report_present()
184 enum slim_clk_state clk_state; member
366 enum dm_pp_clocks_state clk_state = DM_PP_CLOCKS_STATE_INVALID; in dce_clock_read_integrated_info() local370 clk_state = DM_PP_CLOCKS_STATE_ULTRA_LOW; in dce_clock_read_integrated_info()374 clk_state = DM_PP_CLOCKS_STATE_LOW; in dce_clock_read_integrated_info()378 clk_state = DM_PP_CLOCKS_STATE_NOMINAL; in dce_clock_read_integrated_info()382 clk_state = DM_PP_CLOCKS_STATE_PERFORMANCE; in dce_clock_read_integrated_info()386 clk_state = DM_PP_CLOCKS_STATE_INVALID; in dce_clock_read_integrated_info()393 clk_dce->max_clks_by_state[clk_state].display_clk_khz = in dce_clock_read_integrated_info()
178 enum s3c_nand_clk_state clk_state; member246 if (info->clk_state == CLOCK_ENABLE) { in s3c2410_nand_clk_set_state()254 info->clk_state = new_state; in s3c2410_nand_clk_set_state()