Searched refs:SSPP_VIG3 (Results 1 – 9 of 9) sorted by relevance
/Linux-v4.19/drivers/gpu/drm/msm/disp/mdp5/ |
D | mdp5_ctl.c | 306 case SSPP_VIG3: return MDP5_CTL_LAYER_REG_VIG3(stage); in mdp_ctl_blend_mask() 329 case SSPP_VIG3: return MDP5_CTL_LAYER_EXT_REG_VIG3_BIT3; in mdp_ctl_blend_ext_mask() 457 case SSPP_VIG3: return MDP5_CTL_FLUSH_VIG3; in mdp_ctl_flush_mask_pipe()
|
D | mdp5_cfg.c | 204 [SSPP_VIG2] = 7, [SSPP_VIG3] = 19, 366 [SSPP_VIG2] = 7, [SSPP_VIG3] = 19,
|
D | mdp5.xml.h | 77 SSPP_VIG3 = 9, enumerator 547 case SSPP_VIG3: return (mdp5_cfg->pipe_vig.base[3]); in __offset_PIPE()
|
D | mdp5_kms.c | 815 SSPP_VIG0, SSPP_VIG1, SSPP_VIG2, SSPP_VIG3, in hwpipe_init() enumerator
|
/Linux-v4.19/drivers/gpu/drm/msm/disp/dpu1/ |
D | dpu_hw_top.c | 168 status->sspp[SSPP_VIG3] = (value >> 10) & 0x3; in dpu_hw_get_danger_status() 265 status->sspp[SSPP_VIG3] = (value >> 10) & 0x1; in dpu_hw_get_safe_status()
|
D | dpu_hw_ctl.c | 132 case SSPP_VIG3: in dpu_hw_ctl_get_bitmask_sspp() 365 case SSPP_VIG3: in dpu_hw_ctl_setup_blendstage()
|
D | dpu_hw_mdss.h | 120 SSPP_VIG3, enumerator
|
D | dpu_hw_interrupts.c | 401 { DPU_IRQ_TYPE_HIST_VIG_DONE, SSPP_VIG3, DPU_INTR_HIST_VIG_3_DONE, 2}, 402 { DPU_IRQ_TYPE_HIST_VIG_RSTSEQ, SSPP_VIG3,
|
D | dpu_hw_catalog.c | 206 SSPP_VIG_BLK("sspp_3", SSPP_VIG3, 0xa000,
|