Home
last modified time | relevance | path

Searched refs:PCLK_WDT (Results 1 – 25 of 30) sorted by relevance

12

/Linux-v4.19/include/dt-bindings/clock/
Ds3c2412.h44 #define PCLK_WDT 32 macro
Ds3c2443.h82 #define PCLK_WDT 83 macro
Dsamsung,s3c64xx-clock.h87 #define PCLK_WDT 69 macro
Drk3036-cru.h86 #define PCLK_WDT 368 macro
Dexynos7-clk.h128 #define PCLK_WDT 3 macro
Drk3188-cru-common.h92 #define PCLK_WDT 331 macro
Drk3128-cru.h101 #define PCLK_WDT 319 macro
Drv1108-cru.h144 #define PCLK_WDT 284 macro
Drk3288-cru.h169 #define PCLK_WDT 368 macro
Drk3368-cru.h158 #define PCLK_WDT 368 macro
Drk3399-cru.h284 #define PCLK_WDT 380 macro
/Linux-v4.19/arch/arm/boot/dts/
Ds3c2416.dtsi104 clocks = <&clocks PCLK_WDT>;
Ds3c64xx.dtsi101 clocks = <&clocks PCLK_WDT>;
Drk3xxx.dtsi304 clocks = <&cru PCLK_WDT>;
/Linux-v4.19/drivers/clk/samsung/
Dclk-s3c2443.c173 GATE(PCLK_WDT, "wdt", "pclk", PCLKCON, 11, 0, 0),
204 ALIAS(PCLK_WDT, NULL, "watchdog"),
Dclk-s3c64xx.c301 GATE_BUS(PCLK_WDT, "pclk_wdt", "pclk", PCLK_GATE, 5),
406 ALIAS(PCLK_WDT, NULL, "watchdog"),
Dclk-s3c2412.c147 GATE(PCLK_WDT, "wdt", "pclk", CLKCON, 28, 0, 0),
Dclk-exynos7.c843 GATE(PCLK_WDT, "pclk_wdt", "mout_aclk_peris_66_user",
/Linux-v4.19/drivers/clk/rockchip/
Dclk-rk3036.c422 GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
Dclk-rk3128.c519 GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
Dclk-rk3188.c526 GATE(PCLK_WDT, "pclk_wdt", "pclk_peri", 0, RK2928_CLKGATE_CON(7), 15, GFLAGS),
Dclk-rv1108.c640 GATE(PCLK_WDT, "pclk_wdt", "pclk_bus_pre", 0,
Dclk-rk3368.c894 rockchip_clk_add_lookup(ctx, clk, PCLK_WDT); in rk3368_clk_init()
Dclk-rk3288.c918 rockchip_clk_add_lookup(ctx, clk, PCLK_WDT); in rk3288_clk_init()
/Linux-v4.19/arch/arm64/boot/dts/exynos/
Dexynos7.dtsi520 clocks = <&clock_peris PCLK_WDT>;

12