Home
last modified time | relevance | path

Searched full:tx_clk (Results 1 – 25 of 30) sorted by relevance

12

/Linux-v6.1/drivers/net/ethernet/stmicro/stmmac/
Ddwmac-sunxi.c23 struct clk *tx_clk; member
48 clk_set_rate(gmac->tx_clk, SUN7I_GMAC_GMII_RGMII_RATE); in sun7i_gmac_init()
49 clk_prepare_enable(gmac->tx_clk); in sun7i_gmac_init()
52 clk_set_rate(gmac->tx_clk, SUN7I_GMAC_MII_RATE); in sun7i_gmac_init()
53 ret = clk_prepare(gmac->tx_clk); in sun7i_gmac_init()
66 clk_disable(gmac->tx_clk); in sun7i_gmac_exit()
69 clk_unprepare(gmac->tx_clk); in sun7i_gmac_exit()
84 clk_disable(gmac->tx_clk); in sun7i_fix_speed()
87 clk_unprepare(gmac->tx_clk); in sun7i_fix_speed()
90 clk_set_rate(gmac->tx_clk, SUN7I_GMAC_GMII_RGMII_RATE); in sun7i_fix_speed()
[all …]
Ddwmac-intel-plat.c20 struct clk *tx_clk; member
37 rate = clk_get_rate(dwmac->tx_clk); in kmb_eth_fix_mac_speed()
57 ret = clk_set_rate(dwmac->tx_clk, rate); in kmb_eth_fix_mac_speed()
101 dwmac->tx_clk = NULL; in intel_eth_plat_probe()
112 dwmac->tx_clk = devm_clk_get(&pdev->dev, "tx_clk"); in intel_eth_plat_probe()
113 if (IS_ERR(dwmac->tx_clk)) { in intel_eth_plat_probe()
114 ret = PTR_ERR(dwmac->tx_clk); in intel_eth_plat_probe()
118 clk_prepare_enable(dwmac->tx_clk); in intel_eth_plat_probe()
121 rate = clk_get_rate(dwmac->tx_clk); in intel_eth_plat_probe()
125 ret = clk_set_rate(dwmac->tx_clk, rate); in intel_eth_plat_probe()
[all …]
Ddwmac-meson8b.c381 /* enable TX_CLK and PHY_REF_CLK generator */ in meson8b_init_prg_eth()
/Linux-v6.1/arch/arm64/boot/dts/xilinx/
Dzynqmp-clk-ccf.dtsi138 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
145 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
152 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
159 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Dzynqmp.dtsi508 clock-names = "pclk", "hclk", "tx_clk";
523 clock-names = "pclk", "hclk", "tx_clk";
538 clock-names = "pclk", "hclk", "tx_clk";
553 clock-names = "pclk", "hclk", "tx_clk";
/Linux-v6.1/Documentation/devicetree/bindings/net/
Dcdns,macb.yaml82 - const: tx_clk
171 clock-names = "pclk", "hclk", "tx_clk";
199 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Dintel,dwmac-plat.yaml42 - const: tx_clk
110 clock-names = "stmmaceth", "ptp_ref", "tx_clk";
Dqcom-emac.txt44 "mdio_clk", "tx_clk", "rx_clk", "sys_clk";
93 "mdio_clk", "tx_clk", "rx_clk", "sys_clk";
/Linux-v6.1/drivers/dma/xilinx/
Dxilinx_dma.c472 struct clk **tx_clk, struct clk **txs_clk,
489 * @tx_clk: DMA mm2s clock
507 struct clk *tx_clk; member
2577 struct clk **tx_clk, struct clk **rx_clk, in axidma_clk_init() argument
2588 *tx_clk = devm_clk_get(&pdev->dev, "m_axi_mm2s_aclk"); in axidma_clk_init()
2589 if (IS_ERR(*tx_clk)) in axidma_clk_init()
2590 *tx_clk = NULL; in axidma_clk_init()
2606 err = clk_prepare_enable(*tx_clk); in axidma_clk_init()
2608 dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err); in axidma_clk_init()
2629 clk_disable_unprepare(*tx_clk); in axidma_clk_init()
[all …]
/Linux-v6.1/drivers/net/ethernet/cadence/
Dmacb_main.c470 if (!bp->tx_clk || (bp->caps & MACB_CAPS_CLK_HW_CHG)) in macb_set_tx_clk()
491 rate_rounded = clk_round_rate(bp->tx_clk, rate); in macb_set_tx_clk()
505 if (clk_set_rate(bp->tx_clk, rate_rounded)) in macb_set_tx_clk()
506 netdev_err(bp->dev, "adjusting tx_clk failed.\n"); in macb_set_tx_clk()
3860 static void macb_clks_disable(struct clk *pclk, struct clk *hclk, struct clk *tx_clk, in macb_clks_disable() argument
3868 { .clk = tx_clk }, in macb_clks_disable()
3875 struct clk **hclk, struct clk **tx_clk, in macb_clk_init() argument
3900 *tx_clk = devm_clk_get_optional(&pdev->dev, "tx_clk"); in macb_clk_init()
3901 if (IS_ERR(*tx_clk)) in macb_clk_init()
3902 return PTR_ERR(*tx_clk); in macb_clk_init()
[all …]
Dmacb.h1182 struct clk **hclk, struct clk **tx_clk,
1266 struct clk *tx_clk; member
/Linux-v6.1/drivers/net/dsa/sja1105/
Dsja1105_clocking.c303 /* Per MII spec, the PHY (which is us) drives the TX_CLK pin */ in sja1105_mii_clocking_setup()
411 pad_mii_tx.clk_os = 3; /* TX_CLK output stage */ in sja1105_rgmii_cfg_pad_tx_config()
412 pad_mii_tx.clk_ih = 0; /* TX_CLK input hysteresis (default) */ in sja1105_rgmii_cfg_pad_tx_config()
413 pad_mii_tx.clk_ipud = 2; /* TX_CLK input stage (default) */ in sja1105_rgmii_cfg_pad_tx_config()
/Linux-v6.1/arch/powerpc/boot/dts/
Dmpc832x_rdb.dts180 3 23 2 0 1 0 /* TX_CLK (CLK3) */
200 3 24 2 0 1 0 /* TX_CLK (CLK10) */
Dmpc832x_mds.dts192 3 24 2 0 1 0 /* TX_CLK (CLK10) */
212 3 6 2 0 1 0 /* TX_CLK (CLK8) */
/Linux-v6.1/arch/arm/boot/dts/
Dsocfpga_arria10_socdk.dtsi75 * for TX_CLK on Arria 10.
Dzynq-7000.dtsi239 clock-names = "pclk", "hclk", "tx_clk";
250 clock-names = "pclk", "hclk", "tx_clk";
Dsama7g5.dtsi750 clock-names = "pclk", "hclk", "tx_clk", "tsu_clk";
/Linux-v6.1/drivers/net/phy/
Dmicrel.c876 /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */
880 /* set tx and tx_clk to "No delay adjustment" to keep 0ns
962 u16 rx, tx, rx_clk, tx_clk; in ksz9031_config_rgmii_delay() local
968 tx_clk = TX_CLK_ND; in ksz9031_config_rgmii_delay()
974 tx_clk = TX_CLK_ID; in ksz9031_config_rgmii_delay()
980 tx_clk = TX_CLK_ND; in ksz9031_config_rgmii_delay()
986 tx_clk = TX_CLK_ID; in ksz9031_config_rgmii_delay()
1017 FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) | in ksz9031_config_rgmii_delay()
Dicplus.c36 #define IP1001_TXPHASE_SEL BIT(1) /* Add delay on TX_CLK */
/Linux-v6.1/drivers/net/ethernet/intel/e1000/
De1000_ethtool.c1120 /* Because we reset the PHY above, we need to re-force TX_CLK in the in e1000_phy_reset_clk_and_crs()
1166 /* Have to setup TX_CLK and TX_CRS after software reset */ in e1000_nonintegrated_phy_loopback()
1174 /* Have to setup TX_CLK and TX_CRS after software reset */ in e1000_nonintegrated_phy_loopback()
1185 /* Setup TX_CLK and TX_CRS one more time. */ in e1000_nonintegrated_phy_loopback()
De1000_hw.h2771 #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */
2772 #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
2773 #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */
/Linux-v6.1/drivers/net/ethernet/qualcomm/emac/
Demac.c69 "axi_clk", "cfg_ahb_clk", "high_speed_clk", "mdio_clk", "tx_clk",
/Linux-v6.1/drivers/net/ethernet/intel/igb/
De1000_phy.c580 /* Force TX_CLK in the Extended PHY Specific Control Register in igb_copper_link_setup_m88()
1194 * After reset, TX_CLK and CRS on TX must be set. Return successful upon
1297 /* Resetting the phy means we need to re-force TX_CLK in the in igb_phy_force_speed_duplex_m88()
/Linux-v6.1/drivers/net/ethernet/intel/e1000e/
Dphy.c755 /* Force TX_CLK in the Extended PHY Specific Control Register in e1000e_copper_link_setup_m88()
1242 * After reset, TX_CLK and CRS on Tx must be set. Return successful upon
1322 /* Resetting the phy means we need to re-force TX_CLK in the in e1000e_phy_force_speed_duplex_m88()
Ddefines.h752 #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */

12