/Linux-v5.15/drivers/gpu/drm/msm/adreno/ |
D | a6xx_gmu.c | 17 static void a6xx_gmu_fault(struct a6xx_gmu *gmu) in a6xx_gmu_fault() argument 19 struct a6xx_gpu *a6xx_gpu = container_of(gmu, struct a6xx_gpu, gmu); in a6xx_gmu_fault() 24 gmu->hung = true; in a6xx_gmu_fault() 35 struct a6xx_gmu *gmu = data; in a6xx_gmu_irq() local 38 status = gmu_read(gmu, REG_A6XX_GMU_AO_HOST_INTERRUPT_STATUS); in a6xx_gmu_irq() 39 gmu_write(gmu, REG_A6XX_GMU_AO_HOST_INTERRUPT_CLR, status); in a6xx_gmu_irq() 42 dev_err_ratelimited(gmu->dev, "GMU watchdog expired\n"); in a6xx_gmu_irq() 44 a6xx_gmu_fault(gmu); in a6xx_gmu_irq() 48 dev_err_ratelimited(gmu->dev, "GMU AHB bus error\n"); in a6xx_gmu_irq() 51 dev_err_ratelimited(gmu->dev, "GMU fence error: 0x%x\n", in a6xx_gmu_irq() [all …]
|
D | a6xx_gmu.h | 20 * These define the different GMU wake up options - these define how both the 21 * CPU and the GMU bring up the hardware 24 /* THe GMU has already been booted and the rentention registers are active */ 27 /* the GMU is coming up for the first time or back from a power collapse */ 31 * These define the level of control that the GMU has - the higher the number 32 * the more things that the GMU hardware controls on its own. 35 /* The GMU does not do any idle state management */ 38 /* The GMU manages SPTP power collapse */ 41 /* The GMU does automatic IFPC (intra-frame power collapse) */ 47 /* For serializing communication with the GMU: */ [all …]
|
D | a6xx_hfi.c | 26 static int a6xx_hfi_queue_read(struct a6xx_gmu *gmu, in a6xx_hfi_queue_read() argument 40 * If we are to assume that the GMU firmware is in fact a rational actor in a6xx_hfi_queue_read() 55 if (!gmu->legacy) in a6xx_hfi_queue_read() 62 static int a6xx_hfi_queue_write(struct a6xx_gmu *gmu, in a6xx_hfi_queue_write() argument 84 if (!gmu->legacy) { in a6xx_hfi_queue_write() 92 gmu_write(gmu, REG_A6XX_GMU_HOST2GMU_INTR_SET, 0x01); in a6xx_hfi_queue_write() 96 static int a6xx_hfi_wait_for_ack(struct a6xx_gmu *gmu, u32 id, u32 seqnum, in a6xx_hfi_wait_for_ack() argument 99 struct a6xx_hfi_queue *queue = &gmu->queues[HFI_RESPONSE_QUEUE]; in a6xx_hfi_wait_for_ack() 104 ret = gmu_poll_timeout(gmu, REG_A6XX_GMU_GMU2HOST_INTR_INFO, val, in a6xx_hfi_wait_for_ack() 108 DRM_DEV_ERROR(gmu->dev, in a6xx_hfi_wait_for_ack() [all …]
|
D | a6xx_gpu.h | 33 struct a6xx_gmu gmu; member 80 int a6xx_gmu_wait_for_idle(struct a6xx_gmu *gmu); 82 bool a6xx_gmu_isidle(struct a6xx_gmu *gmu); 84 int a6xx_gmu_set_oob(struct a6xx_gmu *gmu, enum a6xx_gmu_oob_state state); 85 void a6xx_gmu_clear_oob(struct a6xx_gmu *gmu, enum a6xx_gmu_oob_state state);
|
D | a6xx_gpu.c | 23 /* Check that the GMU is idle */ in _a6xx_check_idle() 24 if (!a6xx_gmu_isidle(&a6xx_gpu->gmu)) in _a6xx_check_idle() 160 * For PM4 the GMU register offsets are calculated from the base of the in a6xx_submit() 502 struct a6xx_gmu *gmu = &a6xx_gpu->gmu; in a6xx_set_hwcg() local 522 gmu_rmw(gmu, REG_A6XX_GPU_GMU_GX_SPTPRAC_CLOCK_CONTROL, 1, 0); in a6xx_set_hwcg() 528 gmu_rmw(gmu, REG_A6XX_GPU_GMU_GX_SPTPRAC_CLOCK_CONTROL, 0, 1); in a6xx_set_hwcg() 890 /* Make sure the GMU keeps the GPU on while we set it up */ in hw_init() 891 a6xx_gmu_set_oob(&a6xx_gpu->gmu, GMU_OOB_GPU_SET); in hw_init() 1125 * Tell the GMU that we are done touching the GPU and it can start power in hw_init() 1128 a6xx_gmu_clear_oob(&a6xx_gpu->gmu, GMU_OOB_GPU_SET); in hw_init() [all …]
|
D | a6xx_hfi.h | 38 /* This is the outgoing queue to the GMU */ 41 /* THis is the incoming response queue from the GMU */
|
D | a6xx_gpu_state.c | 136 if (!a6xx_gmu_sptprac_is_on(&a6xx_gpu->gmu)) in a6xx_crashdumper_run() 735 /* Read a block of GMU registers */ 744 struct a6xx_gmu *gmu = &a6xx_gpu->gmu; in _a6xx_get_gmu_registers() local 764 val = gmu_read_rscc(gmu, offset); in _a6xx_get_gmu_registers() 766 val = gmu_read(gmu, offset); in _a6xx_get_gmu_registers() 787 /* Get the CX GMU registers from AHB */ in a6xx_get_gmu_registers() 793 if (!a6xx_gmu_gx_is_on(&a6xx_gpu->gmu)) in a6xx_get_gmu_registers() 941 if (!a6xx_gmu_gx_is_on(&a6xx_gpu->gmu)) in a6xx_gpu_state_get() 1205 drm_puts(p, "registers-gmu:\n"); in a6xx_show()
|
D | a6xx_gpu_state.h | 325 /* GMU GX */ 334 /* GMU CX */ 344 /* GMU AO */
|
/Linux-v5.15/Documentation/devicetree/bindings/display/msm/ |
D | gmu.yaml | 6 $id: "http://devicetree.org/schemas/display/msm/gmu.yaml#" 9 title: Devicetree bindings for the GMU attached to certain Adreno GPUs 15 These bindings describe the Graphics Management Unit (GMU) that is attached 16 to members of the Adreno A6xx GPU family. The GMU provides on-device power 24 - qcom,adreno-gmu-630.2 25 - const: qcom,adreno-gmu 29 - description: Core GMU registers 30 - description: GMU PDC registers 31 - description: GMU PDC sequence registers 35 - const: gmu [all …]
|
D | gpu.txt | 20 For GMU attached devices the GPU clocks are not used and are not required. The 30 - qcom,gmu: For GMU attached devices a phandle to the GMU device that will 94 Example a6xx (with GMU): 110 * controlled entirely by the GMU 150 qcom,gmu = <&gmu>;
|
/Linux-v5.15/Documentation/devicetree/bindings/sram/ |
D | qcom,ocmem.yaml | 95 gmu-sram@0 {
|
/Linux-v5.15/drivers/clk/qcom/ |
D | gdsc.c | 483 * On SDM845+ the GPU GX domain is *almost* entirely controlled by the GMU 488 * the GMU crashes it could leave the GX on. In order to successfully bring back 497 * driver. During power up, nothing will happen from the CPU (and the GMU will
|
/Linux-v5.15/arch/arm64/boot/dts/qcom/ |
D | sm8150.dtsi | 1772 qcom,gmu = <&gmu>; 1816 gmu: gmu@2c6a000 { label 1817 compatible="qcom,adreno-gmu-640.1", "qcom,adreno-gmu"; 1822 reg-names = "gmu", "gmu_pdc", "gmu_pdc_seq"; 1826 interrupt-names = "hfi", "gmu"; 1833 clock-names = "ahb", "gmu", "cxo", "axi", "memnoc";
|
D | sc7180.dtsi | 1962 qcom,gmu = <&gmu>; 2056 gmu: gmu@506a000 { label 2057 compatible="qcom,adreno-gmu-618.0", "qcom,adreno-gmu"; 2060 reg-names = "gmu", "gmu_pdc", "gmu_pdc_seq"; 2063 interrupt-names = "hfi", "gmu"; 2068 clock-names = "gmu", "cxo", "axi", "memnoc";
|
D | sm8250.dtsi | 1950 qcom,gmu = <&gmu>; 1999 gmu: gmu@3d6a000 { label 2000 compatible="qcom,adreno-gmu-650.2", "qcom,adreno-gmu"; 2006 reg-names = "gmu", "rscc", "gmu_pdc", "gmu_pdc_seq"; 2010 interrupt-names = "hfi", "gmu"; 2017 clock-names = "ahb", "gmu", "cxo", "axi", "memnoc";
|
D | sdm845.dtsi | 4391 * controlled entirely by the GMU 4400 qcom,gmu = <&gmu>; 4474 gmu: gmu@506a000 { label 4475 compatible="qcom,adreno-gmu-630.2", "qcom,adreno-gmu"; 4480 reg-names = "gmu", "gmu_pdc", "gmu_pdc_seq"; 4484 interrupt-names = "hfi", "gmu"; 4490 clock-names = "gmu", "cxo", "axi", "memnoc";
|
D | sm8150-hdk.dts | 357 &gmu {
|
D | sm8150-mtp.dts | 352 &gmu {
|
D | sm8250-hdk.dts | 367 &gmu {
|
D | sm8250-mtp.dts | 468 &gmu {
|
D | qrb5165-rb5.dts | 554 &gmu {
|
/Linux-v5.15/arch/arm/boot/dts/ |
D | qcom-msm8974.dtsi | 1361 gmu_sram: gmu-sram@0 {
|
/Linux-v5.15/drivers/media/i2c/ |
D | tvaudio.c | 530 #define TDA9855_MUTE 1<<7 /* GMU, Mute at outputs */
|