Searched +full:0 +full:x46000 (Results 1 – 16 of 16) sorted by relevance
/Linux-v5.15/Documentation/devicetree/bindings/phy/ |
D | amlogic,meson-g12a-usb3-pcie-phy.yaml | 53 reg = <0x46000 0x2000>;
|
/Linux-v5.15/drivers/gpu/drm/msm/disp/mdp5/ |
D | mdp5_cfg.c | 22 0, 35 .base = { 0x00500, 0x00600, 0x00700, 0x00800, 0x00900 }, 36 .flush_hw_mask = 0x0003ffff, 40 .base = { 0x01100, 0x01500, 0x01900 }, 45 0, 49 .base = { 0x01d00, 0x02100, 0x02500 }, 53 0, 57 .base = { 0x02900, 0x02d00 }, 60 0, 64 .base = { 0x03100, 0x03500, 0x03900, 0x03d00, 0x04100 }, [all …]
|
/Linux-v5.15/drivers/gpu/drm/msm/disp/dpu1/ |
D | dpu_hw_catalog.c | 50 #define MERGE_3D_SM8150_MASK (0) 54 #define INTF_SDM845_MASK (0) 186 .max_mixer_blendstages = 0xb, 202 .max_mixer_blendstages = 0x9, 214 .max_mixer_blendstages = 0xb, 230 .max_mixer_blendstages = 0xb, 244 .max_mixer_blendstages = 0x7, 257 .base = 0x0, .len = 0x45C, 258 .features = 0, 259 .highest_bank_bit = 0x2, [all …]
|
/Linux-v5.15/arch/powerpc/boot/dts/fsl/ |
D | p4080si-post.dtsi | 37 alloc-ranges = <0 0 0x10 0>; 42 alloc-ranges = <0 0 0x10 0>; 47 alloc-ranges = <0 0 0x10 0>; 52 interrupts = <25 2 0 0>; 57 /* controller at 0x200000 */ 63 bus-range = <0x0 0xff>; 67 fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */ 68 pcie@0 { 69 reg = <0 0 0 0 0>; 75 interrupt-map-mask = <0xf800 0 0 7>; [all …]
|
/Linux-v5.15/arch/arm/boot/dts/ |
D | am33xx-l4.dtsi | 1 &l4_wkup { /* 0x44c00000 */ 4 clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_L4_WKUP_CLKCTRL 0>; 6 reg = <0x44c00000 0x800>, 7 <0x44c00800 0x800>, 8 <0x44c01000 0x400>, 9 <0x44c01400 0x400>; 13 ranges = <0x00000000 0x44c00000 0x100000>, /* segment 0 */ 14 <0x00100000 0x44d00000 0x100000>, /* segment 1 */ 15 <0x00200000 0x44e00000 0x100000>; /* segment 2 */ 17 segment@0 { /* 0x44c00000 */ [all …]
|
D | am437x-l4.dtsi | 1 &l4_wkup { /* 0x44c00000 */ 4 clocks = <&l4_wkup_clkctrl AM4_L4_WKUP_L4_WKUP_CLKCTRL 0>; 6 reg = <0x44c00000 0x800>, 7 <0x44c00800 0x800>, 8 <0x44c01000 0x400>, 9 <0x44c01400 0x400>; 13 ranges = <0x00000000 0x44c00000 0x100000>, /* segment 0 */ 14 <0x00100000 0x44d00000 0x100000>, /* segment 1 */ 15 <0x00200000 0x44e00000 0x100000>; /* segment 2 */ 17 segment@0 { /* 0x44c00000 */ [all …]
|
D | dra7-l4.dtsi | 1 &l4_cfg { /* 0x4a000000 */ 4 clocks = <&l4cfg_clkctrl DRA7_L4CFG_L4_CFG_CLKCTRL 0>; 6 reg = <0x4a000000 0x800>, 7 <0x4a000800 0x800>, 8 <0x4a001000 0x1000>; 12 ranges = <0x00000000 0x4a000000 0x100000>, /* segment 0 */ 13 <0x00100000 0x4a100000 0x100000>, /* segment 1 */ 14 <0x00200000 0x4a200000 0x100000>; /* segment 2 */ 16 segment@0 { /* 0x4a000000 */ 20 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ [all …]
|
/Linux-v5.15/drivers/net/ethernet/marvell/octeontx2/af/ |
D | rvu_reg.h | 12 #define RVU_AF_MSIXTR_BASE (0x10) 13 #define RVU_AF_ECO (0x20) 14 #define RVU_AF_BLK_RST (0x30) 15 #define RVU_AF_PF_BAR4_ADDR (0x40) 16 #define RVU_AF_RAS (0x100) 17 #define RVU_AF_RAS_W1S (0x108) 18 #define RVU_AF_RAS_ENA_W1S (0x110) 19 #define RVU_AF_RAS_ENA_W1C (0x118) 20 #define RVU_AF_GEN_INT (0x120) 21 #define RVU_AF_GEN_INT_W1S (0x128) [all …]
|
/Linux-v5.15/drivers/clk/qcom/ |
D | gcc-mdm9607.c | 38 .offset = 0x21000, 41 .enable_reg = 0x45000, 42 .enable_mask = BIT(0), 56 .offset = 0x21000, 68 { P_XO, 0 }, 78 .l_reg = 0x20004, 79 .m_reg = 0x20008, 80 .n_reg = 0x2000c, 81 .config_reg = 0x20010, 82 .mode_reg = 0x20000, [all …]
|
D | gcc-qcs404.c | 42 { P_XO, 0 }, 60 { P_XO, 0 }, 70 { P_XO, 0 }, 84 { P_XO, 0 }, 98 { P_XO, 0 }, 110 { P_XO, 0 }, 124 { P_XO, 0 }, 138 { P_XO, 0 }, 156 { P_XO, 0 }, 168 { P_XO, 0 }, [all …]
|
D | gcc-msm8916.c | 46 { P_XO, 0 }, 56 { P_XO, 0 }, 68 { P_XO, 0 }, 82 { P_XO, 0 }, 94 { P_XO, 0 }, 104 { P_XO, 0 }, 118 { P_XO, 0 }, 130 { P_XO, 0, }, 140 { P_XO, 0 }, 152 { P_XO, 0 }, [all …]
|
D | gcc-msm8939.c | 54 .l_reg = 0x21004, 55 .m_reg = 0x21008, 56 .n_reg = 0x2100c, 57 .config_reg = 0x21010, 58 .mode_reg = 0x21000, 59 .status_reg = 0x2101c, 72 .enable_reg = 0x45000, 73 .enable_mask = BIT(0), 85 .l_reg = 0x20004, 86 .m_reg = 0x20008, [all …]
|
D | gcc-msm8953.c | 41 .offset = 0x21000, 44 .enable_reg = 0x45000, 45 .enable_mask = BIT(0), 71 .offset = 0x21000, 84 .offset = 0x4a000, 87 .enable_reg = 0x45000, 101 .offset = 0x4a000, 114 { 1000000000, 2000000000, 0 }, 119 .config_ctl_val = 0x4001055b, 120 .early_output_mask = 0, [all …]
|
D | gcc-ipq6018.c | 53 .offset = 0x21000, 56 .enable_reg = 0x0b000, 57 .enable_mask = BIT(0), 83 .offset = 0x21000, 103 { P_XO, 0 }, 109 .offset = 0x25000, 113 .enable_reg = 0x0b000, 127 .offset = 0x25000, 141 .offset = 0x37000, 144 .enable_reg = 0x0b000, [all …]
|
/Linux-v5.15/arch/arm64/boot/dts/amlogic/ |
D | meson-g12-common.dtsi | 106 reg = <0x0 0x05000000 0x0 0x300000>; 113 size = <0x0 0x10000000>; 114 alignment = <0x0 0x400000>; 131 reg = <0x0 0xfc000000 0x0 0x400000>, 132 <0x0 0xff648000 0x0 0x2000>, 133 <0x0 0xfc400000 0x0 0x200000>; 137 interrupt-map-mask = <0 0 0 0>; 138 interrupt-map = <0 0 0 0 &gic GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; 139 bus-range = <0x0 0xff>; 143 ranges = <0x81000000 0 0 0x0 0xfc600000 0 0x00100000>, [all …]
|
/Linux-v5.15/drivers/gpu/drm/i915/ |
D | i915_reg.h | 106 * #define _FOO_A 0xf000 107 * #define _FOO_B 0xf001 111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0) 115 * #define BAR _MMIO(0xb000) 116 * #define GEN8_BAR _MMIO(0xb888) 121 * @__n: 0-based bit number 130 ((__n) < 0 || (__n) > 31)))) 134 * @__high: 0-based high bit 135 * @__low: 0-based low bit 145 ((__low) < 0 || (__high) > 31 || (__low) > (__high))))) [all …]
|