/Linux-v5.10/Documentation/devicetree/bindings/i2c/ |
D | marvell,mv64xxx-i2c.yaml | 105 reg = <0x11000 0x20>; 113 reg = <0x11000 0x100>; 121 reg = <0x701000 0x20>;
|
/Linux-v5.10/Documentation/devicetree/bindings/powerpc/fsl/ |
D | srio.txt | 9 Revision Register (SRIO IPBRR1) Major ID equal to 0x01c0. 20 be set to 0x11000. 83 reg = <0xf 0xfe0c0000 0 0x11000>; 94 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 102 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
|
D | mpc5121-psc.txt | 55 cell-index = <0>; 56 reg = <0x11000 0x100>; 57 interrupts = <40 0x8>; 66 reg = <0x11100 0x100>; 67 interrupts = <40 0x8>; 75 reg = <0x11f00 0x100>; 76 interrupts = <40 0x8>;
|
/Linux-v5.10/drivers/media/pci/cx25821/ |
D | cx25821-sram.h | 12 /* #define RX_SRAM_START_SIZE = 0; // Start of reserved SRAM */ 17 /* #define RX_SRAM_POOL_START_SIZE = 0; // Start of usable RX SRAM for buffers */ 27 /* #define RX_SRAM_END_SIZE = 0; // End of RX SRAM */ 29 /* #define TX_SRAM_POOL_START_SIZE = 0; // Start of transmit pool SRAM */ 37 /* #define TX_SRAM_END_SIZE = 0; // End of TX SRAM */ 40 #define RX_SRAM_START 0x10000 41 #define VID_A_DOWN_CMDS 0x10000 42 #define VID_B_DOWN_CMDS 0x10050 43 #define VID_C_DOWN_CMDS 0x100A0 44 #define VID_D_DOWN_CMDS 0x100F0 [all …]
|
/Linux-v5.10/sound/sh/ |
D | aica.h | 11 #define G2_FIFO 0xa05f688c 12 #define SPU_MEMORY_BASE 0xA0800000 13 #define ARM_RESET_REGISTER 0xA0702C00 14 #define SPU_REGISTER_BASE 0xA0700000 17 #define AICA_CONTROL_POINT 0xA0810000 18 #define AICA_CONTROL_CHANNEL_SAMPLE_NUMBER 0xA0810008 19 #define AICA_CHANNEL0_CONTROL_OFFSET 0x10004 22 #define AICA_CMD_KICK 0x80000000 23 #define AICA_CMD_NONE 0 30 #define SM_16BIT 0 [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/mtd/ |
D | lpc32xx-mlc.txt | 28 reg = <0x200A8000 0x11000>; 29 interrupts = <11 0>; 44 reg = <0x00000000 0x00064000>;
|
/Linux-v5.10/Documentation/devicetree/bindings/interconnect/ |
D | qcom,msm8916.yaml | 54 reg = <0x00400000 0x62000>; 63 reg = <0x00500000 0x11000>; 72 reg = <0x00580000 0x14000>;
|
/Linux-v5.10/arch/m68k/include/asm/ |
D | apollohw.h | 52 #define IO_BASE 0x80000000 62 #define SAU7_SIO01_PHYSADDR 0x10400 63 #define SAU7_SIO23_PHYSADDR 0x10500 64 #define SAU7_RTC_PHYSADDR 0x10900 65 #define SAU7_PICA 0x11000 66 #define SAU7_PICB 0x11100 67 #define SAU7_CPUCTRL 0x10100 68 #define SAU7_TIMER 0x010800 70 #define SAU8_SIO01_PHYSADDR 0x8400 71 #define SAU8_RTC_PHYSADDR 0x8900 [all …]
|
/Linux-v5.10/arch/arm/mach-ixp4xx/include/mach/ |
D | ixp4xx-regs.h | 23 * 0x00000000 0x10000000(max) PAGE_OFFSET System RAM 25 * 0x48000000 0x04000000 ioremap'd PCI Memory Space 27 * 0x50000000 0x10000000 ioremap'd EXP BUS 29 * 0xC8000000 0x00013000 0xFEF00000 On-Chip Peripherals 31 * 0xC0000000 0x00001000 0xFEF13000 PCI CFG 33 * 0xC4000000 0x00001000 0xFEF14000 EXP CFG 35 * 0x60000000 0x00004000 0xFEF15000 QMgr 41 #define IXP4XX_QMGR_BASE_PHYS 0x60000000 47 #define IXP4XX_PERIPHERAL_BASE_PHYS 0xC8000000 48 #define IXP4XX_PERIPHERAL_BASE_VIRT IOMEM(0xFEF00000) [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/clock/ti/davinci/ |
D | pll.txt | 30 - #clock-cells: shall be 0 45 - #clock-cells: shall be 0 51 - #clock-cells: shall be 0 58 reg = <0x11000 0x1000>; 64 #clock-cells = <0>; 72 #clock-cells = <0>; 76 #clock-cells = <0>; 82 reg = <0x21a000 0x1000>; 91 #clock-cells = <0>;
|
/Linux-v5.10/arch/mips/include/asm/netlogic/xlr/ |
D | iomap.h | 38 #define DEFAULT_NETLOGIC_IO_BASE CKSEG1ADDR(0x1ef00000) 39 #define NETLOGIC_IO_DDR2_CHN0_OFFSET 0x01000 40 #define NETLOGIC_IO_DDR2_CHN1_OFFSET 0x02000 41 #define NETLOGIC_IO_DDR2_CHN2_OFFSET 0x03000 42 #define NETLOGIC_IO_DDR2_CHN3_OFFSET 0x04000 43 #define NETLOGIC_IO_PIC_OFFSET 0x08000 44 #define NETLOGIC_IO_UART_0_OFFSET 0x14000 45 #define NETLOGIC_IO_UART_1_OFFSET 0x15100 47 #define NETLOGIC_IO_SIZE 0x1000 49 #define NETLOGIC_IO_BRIDGE_OFFSET 0x00000 [all …]
|
/Linux-v5.10/arch/powerpc/platforms/embedded6xx/ |
D | storcenter.c | 35 return 0; in storcenter_device_probe() 54 hose->first_busno = bus_range ? bus_range[0] : 0; in storcenter_add_bridge() 55 hose->last_busno = bus_range ? bus_range[1] : 0xff; in storcenter_add_bridge() 57 setup_indirect_pci(hose, MPC10X_MAPB_CNFG_ADDR, MPC10X_MAPB_CNFG_DATA, 0); in storcenter_add_bridge() 64 return 0; in storcenter_add_bridge() 86 mpic = mpic_alloc(NULL, 0, 0, 16, 0, " OpenPIC "); in storcenter_init_IRQ() 91 * I2C is the second internal, so it is at 17, 0x11020. in storcenter_init_IRQ() 93 mpic_assign_isu(mpic, 0, mpic->paddr + 0x10200); in storcenter_init_IRQ() 94 mpic_assign_isu(mpic, 1, mpic->paddr + 0x11000); in storcenter_init_IRQ()
|
D | linkstation.c | 33 return 0; in declare_of_platform_devices() 49 " bus 0\n", dev); in linkstation_add_bridge() 54 hose->first_busno = bus_range ? bus_range[0] : 0; in linkstation_add_bridge() 55 hose->last_busno = bus_range ? bus_range[1] : 0xff; in linkstation_add_bridge() 56 setup_indirect_pci(hose, 0xfec00000, 0xfee00000, 0); in linkstation_add_bridge() 62 return 0; in linkstation_add_bridge() 85 mpic = mpic_alloc(NULL, 0, 0, 4, 0, " EPIC "); in linkstation_init_IRQ() 89 mpic_assign_isu(mpic, 0, mpic->paddr + 0x10200); in linkstation_init_IRQ() 92 mpic_assign_isu(mpic, 1, mpic->paddr + 0x11000); in linkstation_init_IRQ() 95 mpic_assign_isu(mpic, 2, mpic->paddr + 0x11100); in linkstation_init_IRQ() [all …]
|
/Linux-v5.10/arch/powerpc/boot/dts/fsl/ |
D | b4860qds.dts | 50 board-control@3,0 { 79 reg = <0x1e>; 84 reg = <0x1f>; 92 reg = <0x7>; 98 reg = <0x6>; 106 reg = <0xf 0xfe0c0000 0 0x11000>; 109 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 112 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
|
D | ppa8548.dts | 22 reg = <0 0 0x0 0x40000000>; 26 reg = <0xf 0xe0005000 0 0x1000>; 27 ranges = <0x0 0x0 0xf 0xff800000 0x00800000>; 31 ranges = <0 0xf 0xe0000000 0x100000>; 50 reg = <0xf 0xe00c0000 0x0 0x11000>; 52 ranges = <0x0 0x0 0x0 0x80000000 0x0 0x40000000>; 58 nor@0 { 62 reg = <0x0 0x0 0x00800000>; 66 partition@0 { 67 reg = <0x0 0x7A0000>; [all …]
|
D | t2080rdb.dts | 46 reg = <0xf 0xfe0c0000 0 0x11000>; 49 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 52 ranges = <0 0 0xc 0x30000000 0 0x10000000>; 91 reg = <0x1>; 94 reg = <0x2>; 101 reg = <0xc>; 106 reg = <0xd>; 109 xg_aq1202_phy3: ethernet-phy@0 { 111 reg = <0x0>; 116 reg = <0x1>;
|
D | cyrus_p5020.dts | 30 size = <0 0x1000000>; 31 alignment = <0 0x1000000>; 34 size = <0 0x400000>; 35 alignment = <0 0x400000>; 38 size = <0 0x2000000>; 39 alignment = <0 0x2000000>; 44 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 48 ranges = <0x0 0xf 0xf4000000 0x200000>; 52 ranges = <0x0 0xf 0xf4200000 0x200000>; 56 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
D | oca4080.dts | 58 size = <0 0x1000000>; 59 alignment = <0 0x1000000>; 62 size = <0 0x400000>; 63 alignment = <0 0x400000>; 66 size = <0 0x2000000>; 67 alignment = <0 0x2000000>; 72 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 76 ranges = <0x0 0xf 0xf4000000 0x200000>; 80 ranges = <0x0 0xf 0xf4200000 0x200000>; 84 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
D | interlaken-lac-portals.dtsi | 34 #address-cells = <0x1>; 35 #size-cells = <0x1>; 38 lportal0: lac-portal@0 { 39 compatible = "fsl,interlaken-lac-portal-v1.0"; 40 reg = <0x0 0x1000>; 44 compatible = "fsl,interlaken-lac-portal-v1.0"; 45 reg = <0x1000 0x1000>; 49 compatible = "fsl,interlaken-lac-portal-v1.0"; 50 reg = <0x2000 0x1000>; 54 compatible = "fsl,interlaken-lac-portal-v1.0"; [all …]
|
D | t2080qds.dts | 52 reg = <0xf 0xfe0c0000 0 0x11000>; 55 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 58 ranges = <0 0 0xc 0x30000000 0 0x10000000>; 108 reg = <0x3>; 119 #size-cells = <0>; 120 reg = <0x54 1>; 121 mux-mask = <0xe0>; 123 t2080mdio0: mdio@0 { 125 #size-cells = <0>; 126 reg = <0>; [all …]
|
/Linux-v5.10/drivers/reset/ |
D | reset-qcom-aoss.c | 30 [AOSS_CC_MSS_RESTART] = {0x10000}, 31 [AOSS_CC_CAMSS_RESTART] = {0x11000}, 32 [AOSS_CC_VENUS_RESTART] = {0x12000}, 33 [AOSS_CC_GPU_RESTART] = {0x13000}, 34 [AOSS_CC_DISPSS_RESTART] = {0x14000}, 35 [AOSS_CC_WCSS_RESTART] = {0x20000}, 36 [AOSS_CC_LPASS_RESTART] = {0x30000}, 59 return 0; in qcom_aoss_control_assert() 68 writel(0, data->base + map->reg); in qcom_aoss_control_deassert() 71 return 0; in qcom_aoss_control_deassert() [all …]
|
/Linux-v5.10/arch/mips/include/asm/sn/sn0/ |
D | kldir.h | 28 * 0x2000000 (32M) +-----------------------------------------+ 30 * 0x1F80000 (31.5M) +-----------------------------------------+ 32 * 0x1C00000 (30M) +-----------------------------------------+ 34 * 0x0800000 (28M) +-----------------------------------------+ 36 * 0x1B00000 (27M) +-----------------------------------------+ 38 * 0x1A00000 (26M) +-----------------------------------------+ 40 * 0x1800000 (24M) +-----------------------------------------+ 42 * 0x1600000 (22M) +-----------------------------------------+ 48 * 0x190000 (2M--) +-----------------------------------------+ 51 * 0x34000 (208K) +-----------------------------------------+ [all …]
|
/Linux-v5.10/arch/arm/mach-imx/ |
D | mx2x.h | 16 #define MX2x_AIPI_BASE_ADDR 0x10000000 18 #define MX2x_DMA_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x01000) 19 #define MX2x_WDOG_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x02000) 20 #define MX2x_GPT1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x03000) 21 #define MX2x_GPT2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x04000) 22 #define MX2x_GPT3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x05000) 23 #define MX2x_PWM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x06000) 24 #define MX2x_RTC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x07000) 25 #define MX2x_KPP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x08000) 26 #define MX2x_OWIRE_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x09000) [all …]
|
/Linux-v5.10/arch/arm/mach-dove/ |
D | dove.h | 19 * e0000000 @runtime 128M PCIe-0 Memory space 23 * f2000000 fee00000 1M PCIe-0 I/O space 27 #define DOVE_CESA_PHYS_BASE 0xc8000000 28 #define DOVE_CESA_VIRT_BASE IOMEM(0xfdb00000) 31 #define DOVE_PCIE0_MEM_PHYS_BASE 0xe0000000 34 #define DOVE_PCIE1_MEM_PHYS_BASE 0xe8000000 37 #define DOVE_BOOTROM_PHYS_BASE 0xf8000000 40 #define DOVE_SCRATCHPAD_PHYS_BASE 0xf0000000 41 #define DOVE_SCRATCHPAD_VIRT_BASE IOMEM(0xfdd00000) 44 #define DOVE_SB_REGS_PHYS_BASE 0xf1000000 [all …]
|
/Linux-v5.10/arch/s390/include/asm/ |
D | setup.h | 13 #define EP_OFFSET 0x10008 15 #define PARMAREA 0x10400 16 #define EARLY_SCCB_OFFSET 0x11000 17 #define HEAD_END 0x12000 25 #define MACHINE_FLAG_VM BIT(0) 43 #define LPP_PID_MASK _AC(0xffffffff, UL) 47 #define STARTUP_NORMAL_OFFSET 0x10000 48 #define STARTUP_KDUMP_OFFSET 0x10010 52 #define IPL_DEVICE_OFFSET 0x10400 53 #define INITRD_START_OFFSET 0x10408 [all …]
|