Searched +full:0 +full:x10001000 (Results 1 – 25 of 42) sorted by relevance
12
/Linux-v5.10/Documentation/devicetree/bindings/pci/ |
D | ti,j721e-pci-host.yaml | 48 const: 0x104c 51 const: 0xb00d 88 reg = <0x00 0x02900000 0x00 0x1000>, 89 <0x00 0x02907000 0x00 0x400>, 90 <0x00 0x0d000000 0x00 0x00800000>, 91 <0x00 0x10000000 0x00 0x00001000>; 102 bus-range = <0x0 0xf>; 103 vendor-id = <0x104c>; 104 device-id = <0xb00d>; 105 msi-map = <0x0 &gic_its 0x0 0x10000>; [all …]
|
D | versatile.yaml | 38 - const: 0x1800 39 - const: 0 40 - const: 0 58 reg = <0x10001000 0x1000>, 59 <0x41000000 0x10000>, 60 <0x42000000 0x100000>; 61 bus-range = <0 0xff>; 67 <0x01000000 0 0x00000000 0x43000000 0 0x00010000>, /* downstream I/O */ 68 <0x02000000 0 0x50000000 0x50000000 0 0x10000000>, /* non-prefetchable memory */ 69 <0x42000000 0 0x60000000 0x60000000 0 0x10000000>; /* prefetchable memory */ [all …]
|
D | nvidia,tegra20-pcie.txt | 27 - cell 0 specifies the bus and device numbers of the root port: 30 - cell 1 denotes the upper 32 address bits and should be 0 45 - 0x81000000: I/O memory region 46 - 0x82000000: non-prefetchable memory region 47 - 0xc2000000: prefetchable memory region 73 - pinctrl-0: phandle for the default/active state of pin configurations. 104 - If lanes 0 to 3 are used: 150 - Root port 0 uses 4 lanes, root port 1 is unused. 158 "pcie-N": where N ranges from 0 to the value specified in nvidia,num-lanes. 171 reg = <0x80003000 0x00000800 /* PADS registers */ [all …]
|
/Linux-v5.10/drivers/media/pci/cx18/ |
D | cx18-i2c.c | 18 #define CX18_REG_I2C_1_WR 0xf15000 19 #define CX18_REG_I2C_1_RD 0xf15008 20 #define CX18_REG_I2C_2_WR 0xf25100 21 #define CX18_REG_I2C_2_RD 0xf25108 23 #define SETSCL_BIT 0x0001 24 #define SETSDL_BIT 0x0002 25 #define GETSCL_BIT 0x0004 26 #define GETSDL_BIT 0x0008 28 #define CX18_CS5345_I2C_ADDR 0x4c 29 #define CX18_Z8F0811_IR_TX_I2C_ADDR 0x70 [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/spi/ |
D | spi-bcm63xx-hsspi.txt | 10 - #size-cells: <0>, also as required by generic SPI binding. 22 reg = <0x10001000 0x600>; 32 #size-cells = <0>;
|
/Linux-v5.10/Documentation/devicetree/bindings/interrupt-controller/ |
D | ingenic,intc.yaml | 14 pattern: "^interrupt-controller@[0-9a-f]+$" 58 reg = <0x10001000 0x40>;
|
/Linux-v5.10/Documentation/devicetree/bindings/dma/ |
D | fsl-imx-dma.txt | 23 reg = <0x10001000 0x1000>;
|
/Linux-v5.10/Documentation/devicetree/bindings/arm/mediatek/ |
D | mediatek,infracfg.txt | 38 reg = <0 0x10001000 0 0x1000>;
|
/Linux-v5.10/arch/arm/boot/dts/ |
D | hip01.dtsi | 19 #address-cells = <0>; 21 reg = <0x1a001000 0x1000>, <0x1a000100 0x1000>; 26 #clock-cells = <0>; 36 ranges = <0 0x10000000 0x20000000>; 46 reg = <0x10001000 0x1000>; 50 interrupts = <0 32 4>; 56 reg = <0x10002000 0x1000>; 60 interrupts = <0 33 4>; 66 reg = <0x10003000 0x1000>; 70 interrupts = <0 34 4>; [all …]
|
D | versatile-pb.dts | 11 clear-mask = <0xffffffff>; 16 valid-mask = <0x7fe003ff>; 21 reg = <0x101e6000 0x1000>; 33 reg = <0x101e7000 0x1000>; 46 reg = <0x10001000 0x1000 47 0x41000000 0x10000 48 0x42000000 0x100000>; 49 bus-range = <0 0xff>; 54 ranges = <0x01000000 0 0x00000000 0x43000000 0 0x00010000 /* downstream I/O */ 55 0x02000000 0 0x50000000 0x50000000 0 0x10000000 /* non-prefetchable memory */ [all …]
|
D | mt8135.dtsi | 42 #size-cells = <0>; 45 cpu0: cpu@0 { 48 reg = <0x000>; 54 reg = <0x001>; 60 reg = <0x100>; 66 reg = <0x101>; 77 reg = <0 0x80002000 0 0x1000>; 90 #clock-cells = <0>; 96 #clock-cells = <0>; 101 #clock-cells = <0>; [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/net/dsa/ |
D | b53.txt | 57 order: port 0-5, 7-8 link status change, then the integrated PHY interrupt, 94 reg = <0x10001000 0x1000>; 105 #size-cells = <0>; 111 #size-cells = <0>; 115 #size-cells = <0>; 117 port0@0 { 118 reg = <0>;
|
/Linux-v5.10/arch/arm64/boot/dts/sprd/ |
D | sc9836.dtsi | 17 #size-cells = <0>; 19 cpu0: cpu@0 { 22 reg = <0x0 0x0>; 29 reg = <0x0 0x1>; 36 reg = <0x0 0x2>; 43 reg = <0x0 0x3>; 50 reg = <0 0x10003000 0 0x1000>; 64 reg = <0 0x10001000 0 0x1000>; 78 #size-cells = <0>; 80 port@0 { [all …]
|
D | sc9863a.dtsi | 15 #size-cells = <0>; 46 CPU0: cpu@0 { 49 reg = <0x0 0x0>; 57 reg = <0x0 0x100>; 65 reg = <0x0 0x200>; 73 reg = <0x0 0x300>; 81 reg = <0x0 0x400>; 89 reg = <0x0 0x500>; 97 reg = <0x0 0x600>; 105 reg = <0x0 0x700>; [all …]
|
/Linux-v5.10/lib/crypto/ |
D | des.c | 31 0x00, 0x00, 0x40, 0x04, 0x10, 0x10, 0x50, 0x14, 32 0x04, 0x40, 0x44, 0x44, 0x14, 0x50, 0x54, 0x54, 33 0x02, 0x02, 0x42, 0x06, 0x12, 0x12, 0x52, 0x16, 34 0x06, 0x42, 0x46, 0x46, 0x16, 0x52, 0x56, 0x56, 35 0x80, 0x08, 0xc0, 0x0c, 0x90, 0x18, 0xd0, 0x1c, 36 0x84, 0x48, 0xc4, 0x4c, 0x94, 0x58, 0xd4, 0x5c, 37 0x82, 0x0a, 0xc2, 0x0e, 0x92, 0x1a, 0xd2, 0x1e, 38 0x86, 0x4a, 0xc6, 0x4e, 0x96, 0x5a, 0xd6, 0x5e, 39 0x20, 0x20, 0x60, 0x24, 0x30, 0x30, 0x70, 0x34, 40 0x24, 0x60, 0x64, 0x64, 0x34, 0x70, 0x74, 0x74, [all …]
|
/Linux-v5.10/arch/mips/boot/dts/ingenic/ |
D | x1000.dtsi | 13 #size-cells = <0>; 15 cpu0: cpu@0 { 17 compatible = "ingenic,xburst-fpu1.0-mxu1.1"; 18 reg = <0>; 26 #address-cells = <0>; 34 reg = <0x10001000 0x50>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 56 reg = <0x10000000 0x100>; 66 reg = <0x10002000 0x1000>; [all …]
|
D | x1830.dtsi | 13 #size-cells = <0>; 15 cpu0: cpu@0 { 17 compatible = "ingenic,xburst-fpu2.0-mxu2.0"; 18 reg = <0>; 26 #address-cells = <0>; 34 reg = <0x10001000 0x50>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 56 reg = <0x10000000 0x100>; 66 reg = <0x10002000 0x1000>; [all …]
|
D | jz4740.dtsi | 12 #size-cells = <0>; 14 cpu0: cpu@0 { 16 compatible = "ingenic,xburst-mxu1.0"; 17 reg = <0>; 25 #address-cells = <0>; 33 reg = <0x10001000 0x14>; 44 #clock-cells = <0>; 49 #clock-cells = <0>; 55 reg = <0x10000000 0x100>; 65 reg = <0x10002000 0x1000>; [all …]
|
D | jz4725b.dtsi | 12 #size-cells = <0>; 14 cpu0: cpu@0 { 16 compatible = "ingenic,xburst-mxu1.0"; 17 reg = <0>; 25 #address-cells = <0>; 33 reg = <0x10001000 0x14>; 44 #clock-cells = <0>; 49 #clock-cells = <0>; 55 reg = <0x10000000 0x100>; 65 reg = <0x10002000 0x1000>; [all …]
|
D | jz4770.dtsi | 12 #size-cells = <0>; 14 cpu0: cpu@0 { 16 compatible = "ingenic,xburst-fpu1.0-mxu1.1"; 17 reg = <0>; 25 #address-cells = <0>; 33 reg = <0x10001000 0x40>; 44 #clock-cells = <0>; 49 #clock-cells = <0>; 55 reg = <0x10000000 0x100>; 58 ranges = <0x0 0x10000000 0x100>; [all …]
|
D | jz4780.dtsi | 13 #size-cells = <0>; 15 cpu0: cpu@0 { 17 compatible = "ingenic,xburst-fpu1.0-mxu1.1"; 18 reg = <0>; 26 compatible = "ingenic,xburst-fpu1.0-mxu1.1"; 35 #address-cells = <0>; 43 reg = <0x10001000 0x50>; 54 #clock-cells = <0>; 59 #clock-cells = <0>; 65 reg = <0x10000000 0x100>; [all …]
|
/Linux-v5.10/arch/arm64/boot/dts/mediatek/ |
D | mt6797.dtsi | 25 #size-cells = <0>; 27 cpu0: cpu@0 { 31 reg = <0x000>; 38 reg = <0x001>; 45 reg = <0x002>; 52 reg = <0x003>; 59 reg = <0x100>; 66 reg = <0x101>; 73 reg = <0x102>; 80 reg = <0x103>; [all …]
|
D | mt8516.dtsi | 21 cluster0_opp: opp-table-0 { 48 #size-cells = <0>; 50 cpu0: cpu@0 { 53 reg = <0x0>; 66 reg = <0x1>; 79 reg = <0x2>; 92 reg = <0x3>; 105 CPU_SLEEP_0_0: cpu-sleep-0-0 { 110 arm,psci-suspend-param = <0x0010000>; 113 CLUSTER_SLEEP_0: cluster-sleep-0 { [all …]
|
/Linux-v5.10/arch/powerpc/boot/dts/ |
D | redwood.dts | 18 dcr-parent = <&{/cpus/cpu@0}>; 27 #size-cells = <0>; 29 cpu@0 { 32 reg = <0x00000000>; 33 clock-frequency = <0>; /* Filled in by U-Boot */ 34 timebase-frequency = <0>; /* Filled in by U-Boot */ 46 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 52 cell-index = <0>; 53 dcr-reg = <0x0c0 0x009>; 54 #address-cells = <0>; [all …]
|
/Linux-v5.10/arch/arm64/boot/dts/nvidia/ |
D | tegra186.dtsi | 20 reg = <0x0 0x00100000 0x0 0xf000>, 21 <0x0 0x0010f000 0x0 0x1000>; 27 reg = <0x0 0x2200000 0x0 0x10000>, 28 <0x0 0x2210000 0x0 0x10000>; 44 reg = <0x0 0x02490000 0x0 0x10000>; 71 snps,burst-map = <0x7>; 85 ranges = <0x02900000 0x0 0x02900000 0x200000>; 90 reg = <0x02930000 0x20000>; 92 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 135 reg = <0x02a41000 0x1000>, [all …]
|
12