Searched +full:0 +full:x01c06000 (Results 1 – 12 of 12) sorted by relevance
/Linux-v6.1/Documentation/devicetree/bindings/spi/ |
D | allwinner,sun4i-a10-spi.yaml | 52 "^.*@[0-9a-f]+": 57 minimum: 0 79 reg = <0x01c06000 0x1000>; 84 #size-cells = <0>;
|
/Linux-v6.1/arch/arm/boot/dts/ |
D | suniv-f1c100s.dtsi | 17 #clock-cells = <0>; 24 #clock-cells = <0>; 33 #size-cells = <0>; 35 cpu@0 { 38 reg = <0x0>; 51 reg = <0x01c00000 0x30>; 58 reg = <0x00010000 0x1000>; 61 ranges = <0 0x00010000 0x1000>; 63 otg_sram: sram-section@0 { 66 reg = <0x0000 0x1000>; [all …]
|
D | qcom-sdx55.dtsi | 20 qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>; 25 reg = <0 0>; 31 #clock-cells = <0>; 38 #clock-cells = <0>; 44 #clock-cells = <0>; 51 #size-cells = <0>; 53 cpu0: cpu@0 { 56 reg = <0x0>; 108 reg = <0x8fc00000 0x80000>; 113 reg = <0x8fc80000 0x40000>; [all …]
|
D | sun5i.dtsi | 56 #size-cells = <0>; 58 cpu0: cpu@0 { 61 reg = <0x0>; 97 #clock-cells = <0>; 104 #clock-cells = <0>; 119 size = <0x6000000>; 120 alloc-ranges = <0x40000000 0x10000000>; 135 reg = <0x01c00000 0x30>; 140 sram_a: sram@0 { 142 reg = <0x00000000 0xc000>; [all …]
|
D | sun4i-a10.dtsi | 111 #size-cells = <0>; 112 cpu0: cpu@0 { 115 reg = <0x0>; 166 #clock-cells = <0>; 173 #clock-cells = <0>; 199 size = <0x6000000>; 200 alloc-ranges = <0x40000000 0x10000000>; 214 reg = <0x01c00000 0x30>; 219 sram_a: sram@0 { 221 reg = <0x00000000 0xc000>; [all …]
|
D | sun8i-r40.dtsi | 64 #clock-cells = <0>; 72 #clock-cells = <0>; 82 #size-cells = <0>; 84 cpu0: cpu@0 { 87 reg = <0>; 130 polling-delay-passive = <0>; 131 polling-delay = <0>; 132 thermal-sensors = <&ths 0>; 143 hysteresis = <0>; 161 polling-delay-passive = <0>; [all …]
|
D | sun7i-a20.dtsi | 101 #size-cells = <0>; 103 cpu0: cpu@0 { 106 reg = <0>; 181 size = <0x6000000>; 182 alloc-ranges = <0x40000000 0x10000000>; 208 #clock-cells = <0>; 215 #clock-cells = <0>; 231 #clock-cells = <0>; 238 #clock-cells = <0>; 245 #clock-cells = <0>; [all …]
|
/Linux-v6.1/arch/arm64/boot/dts/qcom/ |
D | msm8998.dtsi | 15 qcom,msm-id = <292 0x0>; 25 reg = <0x0 0x80000000 0x0 0x0>; 34 reg = <0x0 0x85800000 0x0 0x600000>; 39 reg = <0x0 0x85e00000 0x0 0x100000>; 44 reg = <0x0 0x86000000 0x0 0x200000>; 49 reg = <0x0 0x86200000 0x0 0x2d00000>; 55 reg = <0x0 0x88f00000 0x0 0x200000>; 63 reg = <0x0 0x8ab00000 0x0 0x700000>; 68 reg = <0x0 0x8b200000 0x0 0x1a00000>; 73 reg = <0x0 0x8cc00000 0x0 0x7000000>; [all …]
|
D | sm8450.dtsi | 29 #clock-cells = <0>; 35 #clock-cells = <0>; 42 #size-cells = <0>; 44 CPU0: cpu@0 { 47 reg = <0x0 0x0>; 52 qcom,freq-domain = <&cpufreq_hw 0>; 66 reg = <0x0 0x100>; 71 qcom,freq-domain = <&cpufreq_hw 0>; 82 reg = <0x0 0x200>; 87 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8150.dtsi | 29 #clock-cells = <0>; 36 #clock-cells = <0>; 44 #size-cells = <0>; 46 CPU0: cpu@0 { 49 reg = <0x0 0x0>; 54 qcom,freq-domain = <&cpufreq_hw 0>; 73 reg = <0x0 0x100>; 78 qcom,freq-domain = <&cpufreq_hw 0>; 95 reg = <0x0 0x200>; 100 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sdm845.dtsi | 75 reg = <0 0x80000000 0 0>; 84 reg = <0 0x85700000 0 0x600000>; 89 reg = <0 0x85e00000 0 0x100000>; 94 reg = <0 0x85fc0000 0 0x20000>; 100 reg = <0x0 0x85fe0000 0 0x20000>; 106 reg = <0x0 0x86000000 0 0x200000>; 112 reg = <0 0x86200000 0 0x2d00000>; 118 reg = <0 0x88f00000 0 0x200000>; 126 reg = <0 0x8ab00000 0 0x1400000>; 131 reg = <0 0x8bf00000 0 0x500000>; [all …]
|
D | sm8250.dtsi | 80 #clock-cells = <0>; 88 #clock-cells = <0>; 94 #size-cells = <0>; 96 CPU0: cpu@0 { 99 reg = <0x0 0x0>; 106 qcom,freq-domain = <&cpufreq_hw 0>; 123 reg = <0x0 0x100>; 130 qcom,freq-domain = <&cpufreq_hw 0>; 144 reg = <0x0 0x200>; 151 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|