1 /*
2  * Copyright 2019 ,2021 NXP
3  * All rights reserved.
4  *
5  * SPDX-License-Identifier: BSD-3-Clause
6  */
7 
8 /***********************************************************************************************************************
9  * This file was generated by the MCUXpresso Config Tools. Any manual edits made to this file
10  * will be overwritten if the respective MCUXpresso Config Tools is used to update this file.
11  **********************************************************************************************************************/
12 /*
13  * How to setup clock using clock driver functions:
14  *
15  * 1. CLOCK_SetSimSafeDivs, to make sure core clock, bus clock, flexbus clock
16  *    and flash clock are in allowed range during clock mode switch.
17  *
18  * 2. Call CLOCK_Osc0Init to setup OSC clock, if it is used in target mode.
19  *
20  * 3. Call CLOCK_SetMcgliteConfig to set MCG_Lite configuration.
21  *
22  * 4. Call CLOCK_SetSimConfig to set the clock configuration in SIM.
23  */
24 
25 /* clang-format off */
26 /* TEXT BELOW IS USED AS SETTING FOR TOOLS *************************************
27 !!GlobalInfo
28 product: Clocks v7.0
29 processor: K32L2B31xxxxA
30 package_id: K32L2B31VLH0A
31 mcu_data: ksdk2_0
32 processor_version: 9.0.0
33 board: FRDM-K32L2B
34  * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR TOOLS **********/
35 /* clang-format on */
36 
37 #include "fsl_smc.h"
38 #include "clock_config.h"
39 
40 /*******************************************************************************
41  * Definitions
42  ******************************************************************************/
43 #define OSC_CAP0P                                         0U  /*!< Oscillator 0pF capacitor load */
44 #define OSC_ER_CLK_DISABLE                                0U  /*!< Disable external reference clock */
45 #define SIM_OSC32KSEL_OSC32KCLK_CLK                       0U  /*!< OSC32KSEL select: OSC32KCLK clock */
46 
47 /*******************************************************************************
48  * Variables
49  ******************************************************************************/
50 /* System clock frequency. */
51 extern uint32_t SystemCoreClock;
52 
53 /*******************************************************************************
54  ************************ BOARD_InitBootClocks function ************************
55  ******************************************************************************/
BOARD_InitBootClocks(void)56 void BOARD_InitBootClocks(void)
57 {
58     BOARD_BootClockRUN();
59 }
60 
61 /*******************************************************************************
62  ********************** Configuration BOARD_BootClockRUN ***********************
63  ******************************************************************************/
64 /* clang-format off */
65 /* TEXT BELOW IS USED AS SETTING FOR TOOLS *************************************
66 !!Configuration
67 name: BOARD_BootClockRUN
68 called_from_default_init: true
69 outputs:
70 - {id: Bus_clock.outFreq, value: 24 MHz}
71 - {id: Core_clock.outFreq, value: 48 MHz}
72 - {id: Flash_clock.outFreq, value: 24 MHz}
73 - {id: LPO_clock.outFreq, value: 1 kHz}
74 - {id: MCGIRCLK.outFreq, value: 8 MHz}
75 - {id: MCGPCLK.outFreq, value: 48 MHz}
76 - {id: System_clock.outFreq, value: 48 MHz}
77 settings:
78 - {id: MCGMode, value: HIRC}
79 - {id: MCG.CLKS.sel, value: MCG.HIRC}
80 - {id: MCG_C2_OSC_MODE_CFG, value: ModeOscLowPower}
81 - {id: MCG_C2_RANGE0_CFG, value: Very_high}
82 - {id: MCG_MC_HIRCEN_CFG, value: Enabled}
83 - {id: OSC0_CR_ERCLKEN_CFG, value: Enabled}
84 - {id: OSC_CR_ERCLKEN_CFG, value: Enabled}
85 - {id: SIM.CLKOUTSEL.sel, value: MCG.MCGPCLK}
86 - {id: SIM.COPCLKSEL.sel, value: OSC.OSCERCLK}
87 - {id: SIM.FLEXIOSRCSEL.sel, value: MCG.MCGPCLK}
88 - {id: SIM.LPUART0SRCSEL.sel, value: MCG.MCGPCLK}
89 - {id: SIM.LPUART1SRCSEL.sel, value: MCG.MCGPCLK}
90 - {id: SIM.RTCCLKOUTSEL.sel, value: OSC.OSCERCLK}
91 - {id: SIM.TPMSRCSEL.sel, value: MCG.MCGPCLK}
92 - {id: SIM.USBSRCSEL.sel, value: MCG.MCGPCLK}
93 sources:
94 - {id: MCG.HIRC.outFreq, value: 48 MHz}
95 - {id: OSC.OSC.outFreq, value: 32 MHz}
96  * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR TOOLS **********/
97 /* clang-format on */
98 
99 /*******************************************************************************
100  * Variables for BOARD_BootClockRUN configuration
101  ******************************************************************************/
102 const mcglite_config_t mcgliteConfig_BOARD_BootClockRUN =
103     {
104         .outSrc = kMCGLITE_ClkSrcHirc,            /* MCGOUTCLK source is HIRC */
105         .irclkEnableMode = kMCGLITE_IrclkEnable,  /* MCGIRCLK enabled, MCGIRCLK disabled in STOP mode */
106         .ircs = kMCGLITE_Lirc8M,                  /* Slow internal reference (LIRC) 8 MHz clock selected */
107         .fcrdiv = kMCGLITE_LircDivBy1,            /* Low-frequency Internal Reference Clock Divider: divided by 1 */
108         .lircDiv2 = kMCGLITE_LircDivBy1,          /* Second Low-frequency Internal Reference Clock Divider: divided by 1 */
109         .hircEnableInNotHircMode = true,          /* HIRC source is enabled */
110     };
111 const sim_clock_config_t simConfig_BOARD_BootClockRUN =
112     {
113         .er32kSrc = SIM_OSC32KSEL_OSC32KCLK_CLK,  /* OSC32KSEL select: OSC32KCLK clock */
114         .clkdiv1 = 0x10000U,                      /* SIM_CLKDIV1 - OUTDIV1: /1, OUTDIV4: /2 */
115     };
116 const osc_config_t oscConfig_BOARD_BootClockRUN =
117     {
118         .freq = 0U,                               /* Oscillator frequency: 0Hz */
119         .capLoad = (OSC_CAP0P),                   /* Oscillator capacity load: 0pF */
120         .workMode = kOSC_ModeOscLowPower,         /* Oscillator low power */
121         .oscerConfig =
122             {
123                 .enableMode = kOSC_ErClkEnable,   /* Enable external reference clock, disable external reference clock in STOP mode */
124             }
125     };
126 
127 /*******************************************************************************
128  * Code for BOARD_BootClockRUN configuration
129  ******************************************************************************/
BOARD_BootClockRUN(void)130 void BOARD_BootClockRUN(void)
131 {
132     /* Set the system clock dividers in SIM to safe value. */
133     CLOCK_SetSimSafeDivs();
134     /* Set MCG to HIRC mode. */
135     CLOCK_SetMcgliteConfig(&mcgliteConfig_BOARD_BootClockRUN);
136     /* Set the clock configuration in SIM module. */
137     CLOCK_SetSimConfig(&simConfig_BOARD_BootClockRUN);
138     /* Set SystemCoreClock variable. */
139     SystemCoreClock = BOARD_BOOTCLOCKRUN_CORE_CLOCK;
140 }
141 
142 /*******************************************************************************
143  ********************* Configuration BOARD_BootClockVLPR ***********************
144  ******************************************************************************/
145 /* clang-format off */
146 /* TEXT BELOW IS USED AS SETTING FOR TOOLS *************************************
147 !!Configuration
148 name: BOARD_BootClockVLPR
149 outputs:
150 - {id: Bus_clock.outFreq, value: 1 MHz}
151 - {id: Core_clock.outFreq, value: 2 MHz}
152 - {id: Flash_clock.outFreq, value: 1 MHz}
153 - {id: LPO_clock.outFreq, value: 1 kHz}
154 - {id: MCGIRCLK.outFreq, value: 2 MHz}
155 - {id: System_clock.outFreq, value: 2 MHz}
156 settings:
157 - {id: MCGMode, value: LIRC2M}
158 - {id: powerMode, value: VLPR}
159 - {id: MCG_C2_OSC_MODE_CFG, value: ModeOscLowPower}
160 - {id: RTCCLKOUTConfig, value: 'yes'}
161 - {id: SIM.OUTDIV4.scale, value: '2', locked: true}
162 - {id: SIM.RTCCLKOUTSEL.sel, value: OSC.OSCERCLK}
163 sources:
164 - {id: MCG.LIRC.outFreq, value: 2 MHz}
165 - {id: OSC.OSC.outFreq, value: 32.768 kHz}
166  * BE CAREFUL MODIFYING THIS COMMENT - IT IS YAML SETTINGS FOR TOOLS **********/
167 /* clang-format on */
168 
169 /*******************************************************************************
170  * Variables for BOARD_BootClockVLPR configuration
171  ******************************************************************************/
172 const mcglite_config_t mcgliteConfig_BOARD_BootClockVLPR =
173     {
174         .outSrc = kMCGLITE_ClkSrcLirc,            /* MCGOUTCLK source is LIRC */
175         .irclkEnableMode = kMCGLITE_IrclkEnable,  /* MCGIRCLK enabled, MCGIRCLK disabled in STOP mode */
176         .ircs = kMCGLITE_Lirc2M,                  /* Slow internal reference (LIRC) 2 MHz clock selected */
177         .fcrdiv = kMCGLITE_LircDivBy1,            /* Low-frequency Internal Reference Clock Divider: divided by 1 */
178         .lircDiv2 = kMCGLITE_LircDivBy1,          /* Second Low-frequency Internal Reference Clock Divider: divided by 1 */
179         .hircEnableInNotHircMode = false,         /* HIRC source is not enabled */
180     };
181 const sim_clock_config_t simConfig_BOARD_BootClockVLPR =
182     {
183         .er32kSrc = SIM_OSC32KSEL_OSC32KCLK_CLK,  /* OSC32KSEL select: OSC32KCLK clock */
184         .clkdiv1 = 0x10000U,                      /* SIM_CLKDIV1 - OUTDIV1: /1, OUTDIV4: /2 */
185     };
186 const osc_config_t oscConfig_BOARD_BootClockVLPR =
187     {
188         .freq = 0U,                               /* Oscillator frequency: 0Hz */
189         .capLoad = (OSC_CAP0P),                   /* Oscillator capacity load: 0pF */
190         .workMode = kOSC_ModeOscLowPower,         /* Oscillator low power */
191         .oscerConfig =
192             {
193                 .enableMode = OSC_ER_CLK_DISABLE, /* Disable external reference clock */
194             }
195     };
196 
197 /*******************************************************************************
198  * Code for BOARD_BootClockVLPR configuration
199  ******************************************************************************/
BOARD_BootClockVLPR(void)200 void BOARD_BootClockVLPR(void)
201 {
202     /* Set the system clock dividers in SIM to safe value. */
203     CLOCK_SetSimSafeDivs();
204     /* Set MCG to LIRC2M mode. */
205     CLOCK_SetMcgliteConfig(&mcgliteConfig_BOARD_BootClockVLPR);
206     /* Set the clock configuration in SIM module. */
207     CLOCK_SetSimConfig(&simConfig_BOARD_BootClockVLPR);
208     /* Set VLPR power mode. */
209     SMC_SetPowerModeProtection(SMC, kSMC_AllowPowerModeAll);
210 #if (defined(FSL_FEATURE_SMC_HAS_LPWUI) && FSL_FEATURE_SMC_HAS_LPWUI)
211     SMC_SetPowerModeVlpr(SMC, false);
212 #else
213     SMC_SetPowerModeVlpr(SMC);
214 #endif
215     while (SMC_GetPowerModeState(SMC) != kSMC_PowerStateVlpr)
216     {
217     }
218     /* Set SystemCoreClock variable. */
219     SystemCoreClock = BOARD_BOOTCLOCKVLPR_CORE_CLOCK;
220 }
221 
222