1 /* 2 ** ################################################################### 3 ** Version: rev. 4.0, 2016-09-20 4 ** Build: b200925 5 ** 6 ** Abstract: 7 ** Chip specific module features. 8 ** 9 ** Copyright 2016 Freescale Semiconductor, Inc. 10 ** Copyright 2016-2020 NXP 11 ** All rights reserved. 12 ** 13 ** SPDX-License-Identifier: BSD-3-Clause 14 ** 15 ** http: www.nxp.com 16 ** mail: support@nxp.com 17 ** 18 ** Revisions: 19 ** - rev. 1.0 (2015-11-18) 20 ** Initial version. 21 ** - rev. 2.0 (2015-12-03) 22 ** Alpha version based on rev0 RDP. 23 ** - rev. 3.0 (2016-04-13) 24 ** Final version based on rev1 RDP. 25 ** - rev. 4.0 (2016-09-20) 26 ** Updated based on rev2 RDP. 27 ** 28 ** ################################################################### 29 */ 30 31 #ifndef _MKE14F16_FEATURES_H_ 32 #define _MKE14F16_FEATURES_H_ 33 34 /* SOC module features */ 35 36 /* @brief ACMP availability on the SoC. */ 37 #define FSL_FEATURE_SOC_ACMP_COUNT (3) 38 /* @brief ADC12 availability on the SoC. */ 39 #define FSL_FEATURE_SOC_ADC12_COUNT (3) 40 /* @brief AIPS availability on the SoC. */ 41 #define FSL_FEATURE_SOC_AIPS_COUNT (1) 42 /* @brief CRC availability on the SoC. */ 43 #define FSL_FEATURE_SOC_CRC_COUNT (1) 44 /* @brief DAC32 availability on the SoC. */ 45 #define FSL_FEATURE_SOC_DAC32_COUNT (1) 46 /* @brief EDMA availability on the SoC. */ 47 #define FSL_FEATURE_SOC_EDMA_COUNT (1) 48 /* @brief DMAMUX availability on the SoC. */ 49 #define FSL_FEATURE_SOC_DMAMUX_COUNT (1) 50 /* @brief EWM availability on the SoC. */ 51 #define FSL_FEATURE_SOC_EWM_COUNT (1) 52 /* @brief FLEXIO availability on the SoC. */ 53 #define FSL_FEATURE_SOC_FLEXIO_COUNT (1) 54 /* @brief FTFE availability on the SoC. */ 55 #define FSL_FEATURE_SOC_FTFE_COUNT (1) 56 /* @brief FTM availability on the SoC. */ 57 #define FSL_FEATURE_SOC_FTM_COUNT (4) 58 /* @brief GPIO availability on the SoC. */ 59 #define FSL_FEATURE_SOC_GPIO_COUNT (5) 60 /* @brief LMEM availability on the SoC. */ 61 #define FSL_FEATURE_SOC_LMEM_COUNT (1) 62 /* @brief LPI2C availability on the SoC. */ 63 #define FSL_FEATURE_SOC_LPI2C_COUNT (2) 64 /* @brief LPIT availability on the SoC. */ 65 #define FSL_FEATURE_SOC_LPIT_COUNT (1) 66 /* @brief LPSPI availability on the SoC. */ 67 #define FSL_FEATURE_SOC_LPSPI_COUNT (2) 68 /* @brief LPTMR availability on the SoC. */ 69 #define FSL_FEATURE_SOC_LPTMR_COUNT (1) 70 /* @brief LPUART availability on the SoC. */ 71 #define FSL_FEATURE_SOC_LPUART_COUNT (3) 72 /* @brief MCM availability on the SoC. */ 73 #define FSL_FEATURE_SOC_MCM_COUNT (1) 74 /* @brief SYSMPU availability on the SoC. */ 75 #define FSL_FEATURE_SOC_SYSMPU_COUNT (1) 76 /* @brief MSCM availability on the SoC. */ 77 #define FSL_FEATURE_SOC_MSCM_COUNT (1) 78 /* @brief OSC32 availability on the SoC. */ 79 #define FSL_FEATURE_SOC_OSC32_COUNT (1) 80 /* @brief PDB availability on the SoC. */ 81 #define FSL_FEATURE_SOC_PDB_COUNT (3) 82 /* @brief PCC availability on the SoC. */ 83 #define FSL_FEATURE_SOC_PCC_COUNT (1) 84 /* @brief PMC availability on the SoC. */ 85 #define FSL_FEATURE_SOC_PMC_COUNT (1) 86 /* @brief PORT availability on the SoC. */ 87 #define FSL_FEATURE_SOC_PORT_COUNT (5) 88 /* @brief PWT availability on the SoC. */ 89 #define FSL_FEATURE_SOC_PWT_COUNT (1) 90 /* @brief RCM availability on the SoC. */ 91 #define FSL_FEATURE_SOC_RCM_COUNT (1) 92 /* @brief RTC availability on the SoC. */ 93 #define FSL_FEATURE_SOC_RTC_COUNT (1) 94 /* @brief SCG availability on the SoC. */ 95 #define FSL_FEATURE_SOC_SCG_COUNT (1) 96 /* @brief SIM availability on the SoC. */ 97 #define FSL_FEATURE_SOC_SIM_COUNT (1) 98 /* @brief SMC availability on the SoC. */ 99 #define FSL_FEATURE_SOC_SMC_COUNT (1) 100 /* @brief TRGMUX availability on the SoC. */ 101 #define FSL_FEATURE_SOC_TRGMUX_COUNT (2) 102 /* @brief WDOG availability on the SoC. */ 103 #define FSL_FEATURE_SOC_WDOG_COUNT (1) 104 105 /* ADC12 module features */ 106 107 /* @brief Has DMA support (bit SC2[DMAEN]. */ 108 #define FSL_FEATURE_ADC12_HAS_DMA_SUPPORT (1) 109 /* @brief Conversion control count (related to number of registers SC1n and Rn). */ 110 #define FSL_FEATURE_ADC12_CONVERSION_CONTROL_COUNT (8) 111 112 /* ACMP module features */ 113 114 /* @brief Has CMP_C3. */ 115 #define FSL_FEATURE_ACMP_HAS_C3_REG (0) 116 /* @brief Has C0 LINKEN Bit */ 117 #define FSL_FEATURE_ACMP_HAS_C0_LINKEN_BIT (0) 118 /* @brief Has C0 OFFSET Bit */ 119 #define FSL_FEATURE_ACMP_HAS_C0_OFFSET_BIT (1) 120 /* @brief Has C1 INPSEL Bit */ 121 #define FSL_FEATURE_ACMP_HAS_C1_INPSEL_BIT (1) 122 /* @brief Has C1 INNSEL Bit */ 123 #define FSL_FEATURE_ACMP_HAS_C1_INNSEL_BIT (1) 124 /* @brief Has C1 DACOE Bit */ 125 #define FSL_FEATURE_ACMP_HAS_C1_DACOE_BIT (0) 126 /* @brief Has C1 DMODE Bit */ 127 #define FSL_FEATURE_ACMP_HAS_C1_DMODE_BIT (0) 128 /* @brief Has C2 RRE Bit */ 129 #define FSL_FEATURE_ACMP_HAS_C2_RRE_BIT (1) 130 131 /* CRC module features */ 132 133 /* @brief Has data register with name CRC */ 134 #define FSL_FEATURE_CRC_HAS_CRC_REG (0) 135 136 /* DAC32 module features */ 137 138 /* No feature definitions */ 139 140 /* EDMA module features */ 141 142 /* @brief Number of DMA channels (related to number of registers TCD, DCHPRI, bit fields ERQ[ERQn], EEI[EEIn], INT[INTn], ERR[ERRn], HRS[HRSn] and bit field widths ES[ERRCHN], CEEI[CEEI], SEEI[SEEI], CERQ[CERQ], SERQ[SERQ], CDNE[CDNE], SSRT[SSRT], CERR[CERR], CINT[CINT], TCDn_CITER_ELINKYES[LINKCH], TCDn_CSR[MAJORLINKCH], TCDn_BITER_ELINKYES[LINKCH]). (Valid only for eDMA modules.) */ 143 #define FSL_FEATURE_EDMA_MODULE_CHANNEL (16) 144 /* @brief Total number of DMA channels on all modules. */ 145 #define FSL_FEATURE_EDMA_DMAMUX_CHANNELS (16) 146 /* @brief Number of DMA channel groups (register bit fields CR[ERGA], CR[GRPnPRI], ES[GPE], DCHPRIn[GRPPRI]). (Valid only for eDMA modules.) */ 147 #define FSL_FEATURE_EDMA_CHANNEL_GROUP_COUNT (1) 148 /* @brief Has DMA_Error interrupt vector. */ 149 #define FSL_FEATURE_EDMA_HAS_ERROR_IRQ (1) 150 /* @brief Number of DMA channels with asynchronous request capability (register EARS). (Valid only for eDMA modules.) */ 151 #define FSL_FEATURE_EDMA_ASYNCHRO_REQUEST_CHANNEL_COUNT (16) 152 /* @brief Channel IRQ entry shared offset. */ 153 #define FSL_FEATURE_EDMA_MODULE_CHANNEL_IRQ_ENTRY_SHARED_OFFSET (0) 154 /* @brief If 8 bytes transfer supported. */ 155 #define FSL_FEATURE_EDMA_SUPPORT_8_BYTES_TRANSFER (0) 156 /* @brief If 16 bytes transfer supported. */ 157 #define FSL_FEATURE_EDMA_SUPPORT_16_BYTES_TRANSFER (1) 158 159 /* DMAMUX module features */ 160 161 /* @brief Number of DMA channels (related to number of register CHCFGn). */ 162 #define FSL_FEATURE_DMAMUX_MODULE_CHANNEL (16) 163 /* @brief Total number of DMA channels on all modules. */ 164 #define FSL_FEATURE_DMAMUX_DMAMUX_CHANNELS (16) 165 /* @brief Has the periodic trigger capability for the triggered DMA channel (register bit CHCFG0[TRIG]). */ 166 #define FSL_FEATURE_DMAMUX_HAS_TRIG (1) 167 /* @brief Register CHCFGn width. */ 168 #define FSL_FEATURE_DMAMUX_CHCFG_REGISTER_WIDTH (8) 169 170 /* EWM module features */ 171 172 /* @brief Has clock select (register CLKCTRL). */ 173 #define FSL_FEATURE_EWM_HAS_CLOCK_SELECT (0) 174 /* @brief Has clock prescaler (register CLKPRESCALER). */ 175 #define FSL_FEATURE_EWM_HAS_PRESCALER (1) 176 177 /* FLEXIO module features */ 178 179 /* @brief Has Shifter Status Register (FLEXIO_SHIFTSTAT) */ 180 #define FSL_FEATURE_FLEXIO_HAS_SHIFTER_STATUS (1) 181 /* @brief Has Pin Data Input Register (FLEXIO_PIN) */ 182 #define FSL_FEATURE_FLEXIO_HAS_PIN_STATUS (1) 183 /* @brief Has Shifter Buffer N Nibble Byte Swapped Register (FLEXIO_SHIFTBUFNBSn) */ 184 #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_BYTE_SWAP (0) 185 /* @brief Has Shifter Buffer N Half Word Swapped Register (FLEXIO_SHIFTBUFHWSn) */ 186 #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_HALF_WORD_SWAP (0) 187 /* @brief Has Shifter Buffer N Nibble Swapped Register (FLEXIO_SHIFTBUFNISn) */ 188 #define FSL_FEATURE_FLEXIO_HAS_SHFT_BUFFER_NIBBLE_SWAP (0) 189 /* @brief Supports Shifter State Mode (FLEXIO_SHIFTCTLn[SMOD]) */ 190 #define FSL_FEATURE_FLEXIO_HAS_STATE_MODE (0) 191 /* @brief Supports Shifter Logic Mode (FLEXIO_SHIFTCTLn[SMOD]) */ 192 #define FSL_FEATURE_FLEXIO_HAS_LOGIC_MODE (0) 193 /* @brief Supports paralle width (FLEXIO_SHIFTCFGn[PWIDTH]) */ 194 #define FSL_FEATURE_FLEXIO_HAS_PARALLEL_WIDTH (0) 195 /* @brief Reset value of the FLEXIO_VERID register */ 196 #define FSL_FEATURE_FLEXIO_VERID_RESET_VALUE (0x1010000) 197 /* @brief Reset value of the FLEXIO_PARAM register */ 198 #define FSL_FEATURE_FLEXIO_PARAM_RESET_VALUE (0x4080404) 199 /* @brief Flexio DMA request base channel */ 200 #define FSL_FEATURE_FLEXIO_DMA_REQUEST_BASE_CHANNEL (0) 201 202 /* FLASH module features */ 203 204 #if defined(CPU_MKE14F256VLH16) || defined(CPU_MKE14F256VLL16) 205 /* @brief Is of type FTFA. */ 206 #define FSL_FEATURE_FLASH_IS_FTFA (0) 207 /* @brief Is of type FTFE. */ 208 #define FSL_FEATURE_FLASH_IS_FTFE (1) 209 /* @brief Is of type FTFL. */ 210 #define FSL_FEATURE_FLASH_IS_FTFL (0) 211 /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */ 212 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (1) 213 /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */ 214 #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (0) 215 /* @brief Has EEPROM region protection (register FEPROT). */ 216 #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (1) 217 /* @brief Has data flash region protection (register FDPROT). */ 218 #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (1) 219 /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */ 220 #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (1) 221 /* @brief Has flash cache control in FMC module. */ 222 #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (0) 223 /* @brief Has flash cache control in MCM module. */ 224 #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (0) 225 /* @brief Has flash cache control in MSCM module. */ 226 #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (1) 227 /* @brief Has prefetch speculation control in flash, such as kv5x. */ 228 #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0) 229 /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */ 230 #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0) 231 /* @brief P-Flash start address. */ 232 #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000) 233 /* @brief P-Flash block count. */ 234 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (1) 235 /* @brief P-Flash block size. */ 236 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (262144) 237 /* @brief P-Flash sector size. */ 238 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (4096) 239 /* @brief P-Flash write unit size. */ 240 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (8) 241 /* @brief P-Flash data path width. */ 242 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (16) 243 /* @brief P-Flash block swap feature. */ 244 #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (0) 245 /* @brief P-Flash protection region count. */ 246 #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32) 247 /* @brief Has FlexNVM memory. */ 248 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (1) 249 /* @brief Has FlexNVM alias. */ 250 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0) 251 /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */ 252 #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x10000000) 253 /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */ 254 #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000) 255 /* @brief FlexNVM block count. */ 256 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (1) 257 /* @brief FlexNVM block size. */ 258 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (65536) 259 /* @brief FlexNVM sector size. */ 260 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (2048) 261 /* @brief FlexNVM write unit size. */ 262 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (8) 263 /* @brief FlexNVM data path width. */ 264 #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (8) 265 /* @brief Has FlexRAM memory. */ 266 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (1) 267 /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */ 268 #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x14000000) 269 /* @brief FlexRAM size. */ 270 #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (4096) 271 /* @brief Has 0x00 Read 1s Block command. */ 272 #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (1) 273 /* @brief Has 0x01 Read 1s Section command. */ 274 #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1) 275 /* @brief Has 0x02 Program Check command. */ 276 #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1) 277 /* @brief Has 0x03 Read Resource command. */ 278 #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1) 279 /* @brief Has 0x06 Program Longword command. */ 280 #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (0) 281 /* @brief Has 0x07 Program Phrase command. */ 282 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (1) 283 /* @brief Has 0x08 Erase Flash Block command. */ 284 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (1) 285 /* @brief Has 0x09 Erase Flash Sector command. */ 286 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1) 287 /* @brief Has 0x0B Program Section command. */ 288 #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (1) 289 /* @brief Has 0x40 Read 1s All Blocks command. */ 290 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1) 291 /* @brief Has 0x41 Read Once command. */ 292 #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1) 293 /* @brief Has 0x43 Program Once command. */ 294 #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1) 295 /* @brief Has 0x44 Erase All Blocks command. */ 296 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1) 297 /* @brief Has 0x45 Verify Backdoor Access Key command. */ 298 #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1) 299 /* @brief Has 0x46 Swap Control command. */ 300 #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (0) 301 /* @brief Has 0x49 Erase All Blocks Unsecure command. */ 302 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (1) 303 /* @brief Has 0x4A Read 1s All Execute-only Segments command. */ 304 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (1) 305 /* @brief Has 0x4B Erase All Execute-only Segments command. */ 306 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (1) 307 /* @brief Has 0x80 Program Partition command. */ 308 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (1) 309 /* @brief Has 0x81 Set FlexRAM Function command. */ 310 #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (1) 311 /* @brief P-Flash Erase/Read 1st all block command address alignment. */ 312 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (16) 313 /* @brief P-Flash Erase sector command address alignment. */ 314 #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (16) 315 /* @brief P-Flash Rrogram/Verify section command address alignment. */ 316 #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (16) 317 /* @brief P-Flash Read resource command address alignment. */ 318 #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (8) 319 /* @brief P-Flash Program check command address alignment. */ 320 #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4) 321 /* @brief P-Flash Program check command address alignment. */ 322 #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (0) 323 /* @brief FlexNVM Erase/Read 1st all block command address alignment. */ 324 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (8) 325 /* @brief FlexNVM Erase sector command address alignment. */ 326 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (8) 327 /* @brief FlexNVM Rrogram/Verify section command address alignment. */ 328 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (8) 329 /* @brief FlexNVM Read resource command address alignment. */ 330 #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (8) 331 /* @brief FlexNVM Program check command address alignment. */ 332 #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (4) 333 /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 334 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0x00010000U) 335 /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 336 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0x0000E000U) 337 /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 338 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0x0000C000U) 339 /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 340 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0x00008000U) 341 /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 342 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0x00000000U) 343 /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 344 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU) 345 /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 346 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU) 347 /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 348 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU) 349 /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 350 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0x00000000U) 351 /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 352 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0x00002000U) 353 /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 354 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0x00004000U) 355 /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 356 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0x00008000U) 357 /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 358 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0x00010000U) 359 /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 360 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU) 361 /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 362 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU) 363 /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 364 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0x00010000U) 365 /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 366 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF) 367 /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 368 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF) 369 /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 370 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0x1000) 371 /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 372 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0x0800) 373 /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 374 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0x0400) 375 /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 376 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0x0200) 377 /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 378 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0x0100) 379 /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 380 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0x0080) 381 /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 382 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0x0040) 383 /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 384 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0x0020) 385 /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 386 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF) 387 /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 388 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF) 389 /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 390 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF) 391 /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 392 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF) 393 /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 394 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF) 395 /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 396 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0x0000) 397 #elif defined(CPU_MKE14F512VLH16) || defined(CPU_MKE14F512VLL16) 398 /* @brief Is of type FTFA. */ 399 #define FSL_FEATURE_FLASH_IS_FTFA (0) 400 /* @brief Is of type FTFE. */ 401 #define FSL_FEATURE_FLASH_IS_FTFE (1) 402 /* @brief Is of type FTFL. */ 403 #define FSL_FEATURE_FLASH_IS_FTFL (0) 404 /* @brief Has flags indicating the status of the FlexRAM (register bits FCNFG[EEERDY], FCNFG[RAMRDY] and FCNFG[PFLSH]). */ 405 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM_FLAGS (1) 406 /* @brief Has program flash swapping status flag (register bit FCNFG[SWAP]). */ 407 #define FSL_FEATURE_FLASH_HAS_PFLASH_SWAPPING_STATUS_FLAG (0) 408 /* @brief Has EEPROM region protection (register FEPROT). */ 409 #define FSL_FEATURE_FLASH_HAS_EEROM_REGION_PROTECTION (1) 410 /* @brief Has data flash region protection (register FDPROT). */ 411 #define FSL_FEATURE_FLASH_HAS_DATA_FLASH_REGION_PROTECTION (1) 412 /* @brief Has flash access control (registers XACCHn, SACCHn, where n is a number, FACSS and FACSN). */ 413 #define FSL_FEATURE_FLASH_HAS_ACCESS_CONTROL (1) 414 /* @brief Has flash cache control in FMC module. */ 415 #define FSL_FEATURE_FLASH_HAS_FMC_FLASH_CACHE_CONTROLS (0) 416 /* @brief Has flash cache control in MCM module. */ 417 #define FSL_FEATURE_FLASH_HAS_MCM_FLASH_CACHE_CONTROLS (0) 418 /* @brief Has flash cache control in MSCM module. */ 419 #define FSL_FEATURE_FLASH_HAS_MSCM_FLASH_CACHE_CONTROLS (1) 420 /* @brief Has prefetch speculation control in flash, such as kv5x. */ 421 #define FSL_FEATURE_FLASH_PREFETCH_SPECULATION_CONTROL_IN_FLASH (0) 422 /* @brief P-Flash flash size coding rule version, value 0 for K1 and K2, value 1 for K3. */ 423 #define FSL_FEATURE_FLASH_SIZE_ENCODING_RULE_VERSION (0) 424 /* @brief P-Flash start address. */ 425 #define FSL_FEATURE_FLASH_PFLASH_START_ADDRESS (0x00000000) 426 /* @brief P-Flash block count. */ 427 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_COUNT (1) 428 /* @brief P-Flash block size. */ 429 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SIZE (524288) 430 /* @brief P-Flash sector size. */ 431 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_SECTOR_SIZE (4096) 432 /* @brief P-Flash write unit size. */ 433 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_WRITE_UNIT_SIZE (8) 434 /* @brief P-Flash data path width. */ 435 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_DATA_PATH_WIDTH (16) 436 /* @brief P-Flash block swap feature. */ 437 #define FSL_FEATURE_FLASH_HAS_PFLASH_BLOCK_SWAP (0) 438 /* @brief P-Flash protection region count. */ 439 #define FSL_FEATURE_FLASH_PFLASH_PROTECTION_REGION_COUNT (32) 440 /* @brief Has FlexNVM memory. */ 441 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM (1) 442 /* @brief Has FlexNVM alias. */ 443 #define FSL_FEATURE_FLASH_HAS_FLEX_NVM_ALIAS (0) 444 /* @brief FlexNVM start address. (Valid only if FlexNVM is available.) */ 445 #define FSL_FEATURE_FLASH_FLEX_NVM_START_ADDRESS (0x10000000) 446 /* @brief FlexNVM alias start address. (Valid only if FlexNVM alias is available.) */ 447 #define FSL_FEATURE_FLASH_FLEX_NVM_ALIAS_START_ADDRESS (0x00000000) 448 /* @brief FlexNVM block count. */ 449 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_COUNT (1) 450 /* @brief FlexNVM block size. */ 451 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SIZE (65536) 452 /* @brief FlexNVM sector size. */ 453 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_SECTOR_SIZE (2048) 454 /* @brief FlexNVM write unit size. */ 455 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_WRITE_UNIT_SIZE (8) 456 /* @brief FlexNVM data path width. */ 457 #define FSL_FEATURE_FLASH_FLEX_BLOCK_DATA_PATH_WIDTH (8) 458 /* @brief Has FlexRAM memory. */ 459 #define FSL_FEATURE_FLASH_HAS_FLEX_RAM (1) 460 /* @brief FlexRAM start address. (Valid only if FlexRAM is available.) */ 461 #define FSL_FEATURE_FLASH_FLEX_RAM_START_ADDRESS (0x14000000) 462 /* @brief FlexRAM size. */ 463 #define FSL_FEATURE_FLASH_FLEX_RAM_SIZE (4096) 464 /* @brief Has 0x00 Read 1s Block command. */ 465 #define FSL_FEATURE_FLASH_HAS_READ_1S_BLOCK_CMD (1) 466 /* @brief Has 0x01 Read 1s Section command. */ 467 #define FSL_FEATURE_FLASH_HAS_READ_1S_SECTION_CMD (1) 468 /* @brief Has 0x02 Program Check command. */ 469 #define FSL_FEATURE_FLASH_HAS_PROGRAM_CHECK_CMD (1) 470 /* @brief Has 0x03 Read Resource command. */ 471 #define FSL_FEATURE_FLASH_HAS_READ_RESOURCE_CMD (1) 472 /* @brief Has 0x06 Program Longword command. */ 473 #define FSL_FEATURE_FLASH_HAS_PROGRAM_LONGWORD_CMD (0) 474 /* @brief Has 0x07 Program Phrase command. */ 475 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PHRASE_CMD (1) 476 /* @brief Has 0x08 Erase Flash Block command. */ 477 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_BLOCK_CMD (1) 478 /* @brief Has 0x09 Erase Flash Sector command. */ 479 #define FSL_FEATURE_FLASH_HAS_ERASE_FLASH_SECTOR_CMD (1) 480 /* @brief Has 0x0B Program Section command. */ 481 #define FSL_FEATURE_FLASH_HAS_PROGRAM_SECTION_CMD (1) 482 /* @brief Has 0x40 Read 1s All Blocks command. */ 483 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_BLOCKS_CMD (1) 484 /* @brief Has 0x41 Read Once command. */ 485 #define FSL_FEATURE_FLASH_HAS_READ_ONCE_CMD (1) 486 /* @brief Has 0x43 Program Once command. */ 487 #define FSL_FEATURE_FLASH_HAS_PROGRAM_ONCE_CMD (1) 488 /* @brief Has 0x44 Erase All Blocks command. */ 489 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_CMD (1) 490 /* @brief Has 0x45 Verify Backdoor Access Key command. */ 491 #define FSL_FEATURE_FLASH_HAS_VERIFY_BACKDOOR_ACCESS_KEY_CMD (1) 492 /* @brief Has 0x46 Swap Control command. */ 493 #define FSL_FEATURE_FLASH_HAS_SWAP_CONTROL_CMD (0) 494 /* @brief Has 0x49 Erase All Blocks Unsecure command. */ 495 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_BLOCKS_UNSECURE_CMD (1) 496 /* @brief Has 0x4A Read 1s All Execute-only Segments command. */ 497 #define FSL_FEATURE_FLASH_HAS_READ_1S_ALL_EXECUTE_ONLY_SEGMENTS_CMD (1) 498 /* @brief Has 0x4B Erase All Execute-only Segments command. */ 499 #define FSL_FEATURE_FLASH_HAS_ERASE_ALL_EXECUTE_ONLY_SEGMENTS_CMD (1) 500 /* @brief Has 0x80 Program Partition command. */ 501 #define FSL_FEATURE_FLASH_HAS_PROGRAM_PARTITION_CMD (1) 502 /* @brief Has 0x81 Set FlexRAM Function command. */ 503 #define FSL_FEATURE_FLASH_HAS_SET_FLEXRAM_FUNCTION_CMD (1) 504 /* @brief P-Flash Erase/Read 1st all block command address alignment. */ 505 #define FSL_FEATURE_FLASH_PFLASH_BLOCK_CMD_ADDRESS_ALIGMENT (16) 506 /* @brief P-Flash Erase sector command address alignment. */ 507 #define FSL_FEATURE_FLASH_PFLASH_SECTOR_CMD_ADDRESS_ALIGMENT (16) 508 /* @brief P-Flash Rrogram/Verify section command address alignment. */ 509 #define FSL_FEATURE_FLASH_PFLASH_SECTION_CMD_ADDRESS_ALIGMENT (16) 510 /* @brief P-Flash Read resource command address alignment. */ 511 #define FSL_FEATURE_FLASH_PFLASH_RESOURCE_CMD_ADDRESS_ALIGMENT (8) 512 /* @brief P-Flash Program check command address alignment. */ 513 #define FSL_FEATURE_FLASH_PFLASH_CHECK_CMD_ADDRESS_ALIGMENT (4) 514 /* @brief P-Flash Program check command address alignment. */ 515 #define FSL_FEATURE_FLASH_PFLASH_SWAP_CONTROL_CMD_ADDRESS_ALIGMENT (0) 516 /* @brief FlexNVM Erase/Read 1st all block command address alignment. */ 517 #define FSL_FEATURE_FLASH_FLEX_NVM_BLOCK_CMD_ADDRESS_ALIGMENT (8) 518 /* @brief FlexNVM Erase sector command address alignment. */ 519 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTOR_CMD_ADDRESS_ALIGMENT (8) 520 /* @brief FlexNVM Rrogram/Verify section command address alignment. */ 521 #define FSL_FEATURE_FLASH_FLEX_NVM_SECTION_CMD_ADDRESS_ALIGMENT (8) 522 /* @brief FlexNVM Read resource command address alignment. */ 523 #define FSL_FEATURE_FLASH_FLEX_NVM_RESOURCE_CMD_ADDRESS_ALIGMENT (8) 524 /* @brief FlexNVM Program check command address alignment. */ 525 #define FSL_FEATURE_FLASH_FLEX_NVM_CHECK_CMD_ADDRESS_ALIGMENT (4) 526 /* @brief FlexNVM partition code 0000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 527 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0000 (0x00010000U) 528 /* @brief FlexNVM partition code 0001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 529 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0001 (0x0000E000U) 530 /* @brief FlexNVM partition code 0010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 531 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0010 (0x0000C000U) 532 /* @brief FlexNVM partition code 0011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 533 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0011 (0x00008000U) 534 /* @brief FlexNVM partition code 0100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 535 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0100 (0x00000000U) 536 /* @brief FlexNVM partition code 0101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 537 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0101 (0xFFFFFFFFU) 538 /* @brief FlexNVM partition code 0110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 539 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0110 (0xFFFFFFFFU) 540 /* @brief FlexNVM partition code 0111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 541 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_0111 (0xFFFFFFFFU) 542 /* @brief FlexNVM partition code 1000 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 543 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1000 (0x00000000U) 544 /* @brief FlexNVM partition code 1001 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 545 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1001 (0x00002000U) 546 /* @brief FlexNVM partition code 1010 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 547 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1010 (0x00004000U) 548 /* @brief FlexNVM partition code 1011 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 549 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1011 (0x00008000U) 550 /* @brief FlexNVM partition code 1100 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 551 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1100 (0x00010000U) 552 /* @brief FlexNVM partition code 1101 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 553 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1101 (0xFFFFFFFFU) 554 /* @brief FlexNVM partition code 1110 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 555 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1110 (0xFFFFFFFFU) 556 /* @brief FlexNVM partition code 1111 mapping to data flash size in bytes (0xFFFFFFFF = reserved). */ 557 #define FSL_FEATURE_FLASH_FLEX_NVM_DFLASH_SIZE_FOR_DEPART_1111 (0x00010000U) 558 /* @brief Emulated eeprom size code 0000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 559 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0000 (0xFFFF) 560 /* @brief Emulated eeprom size code 0001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 561 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0001 (0xFFFF) 562 /* @brief Emulated eeprom size code 0010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 563 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0010 (0x1000) 564 /* @brief Emulated eeprom size code 0011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 565 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0011 (0x0800) 566 /* @brief Emulated eeprom size code 0100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 567 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0100 (0x0400) 568 /* @brief Emulated eeprom size code 0101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 569 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0101 (0x0200) 570 /* @brief Emulated eeprom size code 0110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 571 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0110 (0x0100) 572 /* @brief Emulated eeprom size code 0111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 573 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_0111 (0x0080) 574 /* @brief Emulated eeprom size code 1000 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 575 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1000 (0x0040) 576 /* @brief Emulated eeprom size code 1001 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 577 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1001 (0x0020) 578 /* @brief Emulated eeprom size code 1010 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 579 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1010 (0xFFFF) 580 /* @brief Emulated eeprom size code 1011 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 581 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1011 (0xFFFF) 582 /* @brief Emulated eeprom size code 1100 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 583 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1100 (0xFFFF) 584 /* @brief Emulated eeprom size code 1101 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 585 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1101 (0xFFFF) 586 /* @brief Emulated eeprom size code 1110 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 587 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1110 (0xFFFF) 588 /* @brief Emulated eeprom size code 1111 mapping to emulated eeprom size in bytes (0xFFFF = reserved). */ 589 #define FSL_FEATURE_FLASH_FLEX_NVM_EEPROM_SIZE_FOR_EEESIZE_1111 (0x0000) 590 #endif /* defined(CPU_MKE14F256VLH16) || defined(CPU_MKE14F256VLL16) */ 591 592 /* FTM module features */ 593 594 /* @brief Number of channels. */ 595 #define FSL_FEATURE_FTM_CHANNEL_COUNTn(x) (8) 596 /* @brief Has counter reset by the selected input capture event (register bits C0SC[ICRST], C1SC[ICRST], ...). */ 597 #define FSL_FEATURE_FTM_HAS_COUNTER_RESET_BY_CAPTURE_EVENT (1) 598 /* @brief Has extended deadtime value. */ 599 #define FSL_FEATURE_FTM_HAS_EXTENDED_DEADTIME_VALUE (1) 600 /* @brief Enable pwm output for the module. */ 601 #define FSL_FEATURE_FTM_HAS_ENABLE_PWM_OUTPUT (1) 602 /* @brief Has half-cycle reload for the module. */ 603 #define FSL_FEATURE_FTM_HAS_HALFCYCLE_RELOAD (1) 604 /* @brief Has reload interrupt. */ 605 #define FSL_FEATURE_FTM_HAS_RELOAD_INTERRUPT (1) 606 /* @brief Has reload initialization trigger. */ 607 #define FSL_FEATURE_FTM_HAS_RELOAD_INITIALIZATION_TRIGGER (1) 608 /* @brief Has DMA support, bitfield CnSC[DMA]. */ 609 #define FSL_FEATURE_FTM_HAS_DMA_SUPPORT (1) 610 /* @brief If channel 6 is used to generate channel trigger, bitfield EXTTRIG[CH6TRIG]. */ 611 #define FSL_FEATURE_FTM_HAS_CHANNEL6_TRIGGER (1) 612 /* @brief If channel 7 is used to generate channel trigger, bitfield EXTTRIG[CH7TRIG]. */ 613 #define FSL_FEATURE_FTM_HAS_CHANNEL7_TRIGGER (1) 614 /* @brief If instance has only TPM function. */ 615 #define FSL_FEATURE_FTM_IS_TPM_ONLY_INSTANCEn(x) (0) 616 617 /* GPIO module features */ 618 619 /* @brief Has GPIO attribute checker register (GACR). */ 620 #define FSL_FEATURE_GPIO_HAS_ATTRIBUTE_CHECKER (0) 621 622 /* LMEM module features */ 623 624 /* @brief Has process identifier support. */ 625 #define FSL_FEATURE_LMEM_HAS_SYSTEMBUS_CACHE (0) 626 /* @brief Has L1 cache. */ 627 #define FSL_FEATURE_HAS_L1CACHE (1) 628 /* @brief L1 ICACHE line size in byte. */ 629 #define FSL_FEATURE_L1ICACHE_LINESIZE_BYTE (16) 630 /* @brief L1 DCACHE line size in byte. */ 631 #define FSL_FEATURE_L1DCACHE_LINESIZE_BYTE (16) 632 633 /* LPI2C module features */ 634 635 /* @brief Has separate DMA RX and TX requests. */ 636 #define FSL_FEATURE_LPI2C_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) 637 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 638 #define FSL_FEATURE_LPI2C_FIFO_SIZEn(x) (4) 639 640 /* LPIT module features */ 641 642 /* @brief Number of channels (related to number of registers LDVALn, CVALn, TCTRLn, TFLGn). */ 643 #define FSL_FEATURE_LPIT_TIMER_COUNT (4) 644 /* @brief Has lifetime timer (related to existence of registers LTMR64L and LTMR64H). */ 645 #define FSL_FEATURE_LPIT_HAS_LIFETIME_TIMER (0) 646 /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */ 647 #define FSL_FEATURE_LPIT_HAS_SHARED_IRQ_HANDLER (0) 648 649 /* LPSPI module features */ 650 651 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 652 #define FSL_FEATURE_LPSPI_FIFO_SIZEn(x) (0) 653 /* @brief Has separate DMA RX and TX requests. */ 654 #define FSL_FEATURE_LPSPI_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) 655 656 /* LPTMR module features */ 657 658 /* @brief Has shared interrupt handler with another LPTMR module. */ 659 #define FSL_FEATURE_LPTMR_HAS_SHARED_IRQ_HANDLER (0) 660 /* @brief Whether LPTMR counter is 32 bits width. */ 661 #define FSL_FEATURE_LPTMR_CNR_WIDTH_IS_32B (0) 662 /* @brief Has timer DMA request enable (register bit CSR[TDRE]). */ 663 #define FSL_FEATURE_LPTMR_HAS_CSR_TDRE (1) 664 665 /* LPUART module features */ 666 667 /* @brief Has receive FIFO overflow detection (bit field CFIFO[RXOFE]). */ 668 #define FSL_FEATURE_LPUART_HAS_IRQ_EXTENDED_FUNCTIONS (0) 669 /* @brief Has low power features (can be enabled in wait mode via register bit C1[DOZEEN] or CTRL[DOZEEN] if the registers are 32-bit wide). */ 670 #define FSL_FEATURE_LPUART_HAS_LOW_POWER_UART_SUPPORT (1) 671 /* @brief Has extended data register ED (or extra flags in the DATA register if the registers are 32-bit wide). */ 672 #define FSL_FEATURE_LPUART_HAS_EXTENDED_DATA_REGISTER_FLAGS (1) 673 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 674 #define FSL_FEATURE_LPUART_HAS_FIFO (1) 675 /* @brief Has 32-bit register MODIR */ 676 #define FSL_FEATURE_LPUART_HAS_MODIR (1) 677 /* @brief Hardware flow control (RTS, CTS) is supported. */ 678 #define FSL_FEATURE_LPUART_HAS_MODEM_SUPPORT (1) 679 /* @brief Infrared (modulation) is supported. */ 680 #define FSL_FEATURE_LPUART_HAS_IR_SUPPORT (1) 681 /* @brief 2 bits long stop bit is available. */ 682 #define FSL_FEATURE_LPUART_HAS_STOP_BIT_CONFIG_SUPPORT (1) 683 /* @brief If 10-bit mode is supported. */ 684 #define FSL_FEATURE_LPUART_HAS_10BIT_DATA_SUPPORT (1) 685 /* @brief If 7-bit mode is supported. */ 686 #define FSL_FEATURE_LPUART_HAS_7BIT_DATA_SUPPORT (1) 687 /* @brief Baud rate fine adjustment is available. */ 688 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_FINE_ADJUST_SUPPORT (0) 689 /* @brief Baud rate oversampling is available (has bit fields C4[OSR], C5[BOTHEDGE], C5[RESYNCDIS] or BAUD[OSR], BAUD[BOTHEDGE], BAUD[RESYNCDIS] if the registers are 32-bit wide). */ 690 #define FSL_FEATURE_LPUART_HAS_BAUD_RATE_OVER_SAMPLING_SUPPORT (1) 691 /* @brief Baud rate oversampling is available. */ 692 #define FSL_FEATURE_LPUART_HAS_RX_RESYNC_SUPPORT (1) 693 /* @brief Baud rate oversampling is available. */ 694 #define FSL_FEATURE_LPUART_HAS_BOTH_EDGE_SAMPLING_SUPPORT (1) 695 /* @brief Peripheral type. */ 696 #define FSL_FEATURE_LPUART_IS_SCI (1) 697 /* @brief Capacity (number of entries) of the transmit/receive FIFO (or zero if no FIFO is available). */ 698 #define FSL_FEATURE_LPUART_FIFO_SIZEn(x) (4) 699 /* @brief Supports two match addresses to filter incoming frames. */ 700 #define FSL_FEATURE_LPUART_HAS_ADDRESS_MATCHING (1) 701 /* @brief Has transmitter/receiver DMA enable bits C5[TDMAE]/C5[RDMAE] (or BAUD[TDMAE]/BAUD[RDMAE] if the registers are 32-bit wide). */ 702 #define FSL_FEATURE_LPUART_HAS_DMA_ENABLE (1) 703 /* @brief Has transmitter/receiver DMA select bits C4[TDMAS]/C4[RDMAS], resp. C5[TDMAS]/C5[RDMAS] if IS_SCI = 0. */ 704 #define FSL_FEATURE_LPUART_HAS_DMA_SELECT (0) 705 /* @brief Data character bit order selection is supported (bit field S2[MSBF] or STAT[MSBF] if the registers are 32-bit wide). */ 706 #define FSL_FEATURE_LPUART_HAS_BIT_ORDER_SELECT (1) 707 /* @brief Has smart card (ISO7816 protocol) support and no improved smart card support. */ 708 #define FSL_FEATURE_LPUART_HAS_SMART_CARD_SUPPORT (0) 709 /* @brief Has improved smart card (ISO7816 protocol) support. */ 710 #define FSL_FEATURE_LPUART_HAS_IMPROVED_SMART_CARD_SUPPORT (0) 711 /* @brief Has local operation network (CEA709.1-B protocol) support. */ 712 #define FSL_FEATURE_LPUART_HAS_LOCAL_OPERATION_NETWORK_SUPPORT (0) 713 /* @brief Has 32-bit registers (BAUD, STAT, CTRL, DATA, MATCH, MODIR) instead of 8-bit (BDH, BDL, C1, S1, D, etc.). */ 714 #define FSL_FEATURE_LPUART_HAS_32BIT_REGISTERS (1) 715 /* @brief Lin break detect available (has bit BAUD[LBKDIE]). */ 716 #define FSL_FEATURE_LPUART_HAS_LIN_BREAK_DETECT (1) 717 /* @brief UART stops in Wait mode available (has bit C1[UARTSWAI]). */ 718 #define FSL_FEATURE_LPUART_HAS_WAIT_MODE_OPERATION (0) 719 /* @brief Has separate DMA RX and TX requests. */ 720 #define FSL_FEATURE_LPUART_HAS_SEPARATE_DMA_RX_TX_REQn(x) (1) 721 /* @brief Has separate RX and TX interrupts. */ 722 #define FSL_FEATURE_LPUART_HAS_SEPARATE_RX_TX_IRQ (1) 723 /* @brief Has LPAURT_PARAM. */ 724 #define FSL_FEATURE_LPUART_HAS_PARAM (1) 725 /* @brief Has LPUART_VERID. */ 726 #define FSL_FEATURE_LPUART_HAS_VERID (1) 727 /* @brief Has LPUART_GLOBAL. */ 728 #define FSL_FEATURE_LPUART_HAS_GLOBAL (1) 729 /* @brief Has LPUART_PINCFG. */ 730 #define FSL_FEATURE_LPUART_HAS_PINCFG (1) 731 732 /* MSCM module features */ 733 734 /* @brief Number of configuration information for processors. */ 735 #define FSL_FEATURE_MSCM_HAS_CP_COUNT (1) 736 /* @brief Has data cache. */ 737 #define FSL_FEATURE_MSCM_HAS_DATACACHE (0) 738 739 /* interrupt module features */ 740 741 /* @brief Lowest interrupt request number. */ 742 #define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14) 743 /* @brief Highest interrupt request number. */ 744 #define FSL_FEATURE_INTERRUPT_IRQ_MAX (77) 745 746 /* OSC32 module features */ 747 748 /* No feature definitions */ 749 750 /* PDB module features */ 751 752 /* @brief Has DAC support. */ 753 #define FSL_FEATURE_PDB_HAS_DAC (1) 754 /* @brief Has shared interrupt handler (has not individual interrupt handler for each channel). */ 755 #define FSL_FEATURE_PDB_HAS_SHARED_IRQ_HANDLER (0) 756 /* @brief PDB channel number). */ 757 #define FSL_FEATURE_PDB_CHANNEL_COUNT (1) 758 /* @brief Channel pre-trigger nunmber (related to number of registers CHmDLYn). */ 759 #define FSL_FEATURE_PDB_CHANNEL_PRE_TRIGGER_COUNT (8) 760 /* @brief DAC interval trigger number). */ 761 #define FSL_FEATURE_PDB_DAC_INTERVAL_TRIGGER_COUNT (1) 762 /* @brief Pulse out number). */ 763 #define FSL_FEATURE_PDB_PULSE_OUT_COUNT (1) 764 765 /* PMC module features */ 766 767 /* @brief Has Bandgap Enable In VLPx Operation support. */ 768 #define FSL_FEATURE_PMC_HAS_BGEN (0) 769 /* @brief Has Bandgap Buffer Enable. */ 770 #define FSL_FEATURE_PMC_HAS_BGBE (0) 771 /* @brief Has Bandgap Buffer Drive Select. */ 772 #define FSL_FEATURE_PMC_HAS_BGBDS (0) 773 /* @brief Has Low-Voltage Detect Voltage Select support. */ 774 #define FSL_FEATURE_PMC_HAS_LVDV (0) 775 /* @brief Has Low-Voltage Warning Voltage Select support. */ 776 #define FSL_FEATURE_PMC_HAS_LVWV (0) 777 /* @brief Has LPO. */ 778 #define FSL_FEATURE_PMC_HAS_LPO (1) 779 /* @brief Has VLPx option PMC_REGSC[VLPO]. */ 780 #define FSL_FEATURE_PMC_HAS_VLPO (0) 781 /* @brief Has acknowledge isolation support. */ 782 #define FSL_FEATURE_PMC_HAS_ACKISO (0) 783 /* @brief Has Regulator In Full Performance Mode Status Bit PMC_REGSC[REGFPM]. */ 784 #define FSL_FEATURE_PMC_HAS_REGFPM (1) 785 /* @brief Has Regulator In Run Regulation Status Bit PMC_REGSC[REGONS]. */ 786 #define FSL_FEATURE_PMC_HAS_REGONS (0) 787 /* @brief Has PMC_HVDSC1. */ 788 #define FSL_FEATURE_PMC_HAS_HVDSC1 (0) 789 /* @brief Has PMC_PARAM. */ 790 #define FSL_FEATURE_PMC_HAS_PARAM (0) 791 /* @brief Has PMC_VERID. */ 792 #define FSL_FEATURE_PMC_HAS_VERID (0) 793 794 /* PORT module features */ 795 796 /* @brief Has control lock (register bit PCR[LK]). */ 797 #define FSL_FEATURE_PORT_HAS_PIN_CONTROL_LOCK (1) 798 /* @brief Has open drain control (register bit PCR[ODE]). */ 799 #define FSL_FEATURE_PORT_HAS_OPEN_DRAIN (0) 800 /* @brief Has digital filter (registers DFER, DFCR and DFWR). */ 801 #define FSL_FEATURE_PORT_HAS_DIGITAL_FILTER (1) 802 /* @brief Has DMA request (register bit field PCR[IRQC] values). */ 803 #define FSL_FEATURE_PORT_HAS_DMA_REQUEST (1) 804 /* @brief Has pull resistor selection available. */ 805 #define FSL_FEATURE_PORT_HAS_PULL_SELECTION (1) 806 /* @brief Has pull resistor enable (register bit PCR[PE]). */ 807 #define FSL_FEATURE_PORT_HAS_PULL_ENABLE (1) 808 /* @brief Has slew rate control (register bit PCR[SRE]). */ 809 #define FSL_FEATURE_PORT_HAS_SLEW_RATE (0) 810 /* @brief Has passive filter (register bit field PCR[PFE]). */ 811 #define FSL_FEATURE_PORT_HAS_PASSIVE_FILTER (1) 812 /* @brief Has drive strength control (register bit PCR[DSE]). */ 813 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH (1) 814 /* @brief Has separate drive strength register (HDRVE). */ 815 #define FSL_FEATURE_PORT_HAS_DRIVE_STRENGTH_REGISTER (0) 816 /* @brief Has glitch filter (register IOFLT). */ 817 #define FSL_FEATURE_PORT_HAS_GLITCH_FILTER (0) 818 /* @brief Defines width of PCR[MUX] field. */ 819 #define FSL_FEATURE_PORT_PCR_MUX_WIDTH (3) 820 /* @brief Has dedicated interrupt vector. */ 821 #define FSL_FEATURE_PORT_HAS_INTERRUPT_VECTOR (1) 822 /* @brief Has multiple pin IRQ configuration (register GICLR and GICHR). */ 823 #define FSL_FEATURE_PORT_HAS_MULTIPLE_IRQ_CONFIG (0) 824 /* @brief Defines whether PCR[IRQC] bit-field has flag states. */ 825 #define FSL_FEATURE_PORT_HAS_IRQC_FLAG (0) 826 /* @brief Defines whether PCR[IRQC] bit-field has trigger states. */ 827 #define FSL_FEATURE_PORT_HAS_IRQC_TRIGGER (0) 828 829 /* RCM module features */ 830 831 /* @brief Has Loss-of-Lock Reset support. */ 832 #define FSL_FEATURE_RCM_HAS_LOL (1) 833 /* @brief Has Loss-of-Clock Reset support. */ 834 #define FSL_FEATURE_RCM_HAS_LOC (1) 835 /* @brief Has JTAG generated Reset support. */ 836 #define FSL_FEATURE_RCM_HAS_JTAG (1) 837 /* @brief Has EzPort generated Reset support. */ 838 #define FSL_FEATURE_RCM_HAS_EZPORT (0) 839 /* @brief Has bit-field indicating EZP_MS_B pin state during last reset. */ 840 #define FSL_FEATURE_RCM_HAS_EZPMS (0) 841 /* @brief Has boot ROM configuration, MR[BOOTROM], FM[FORCEROM] */ 842 #define FSL_FEATURE_RCM_HAS_BOOTROM (1) 843 /* @brief Has sticky system reset status register RCM_SSRS0 and RCM_SSRS1. */ 844 #define FSL_FEATURE_RCM_HAS_SSRS (1) 845 /* @brief Has RCM_VERID. */ 846 #define FSL_FEATURE_RCM_HAS_VERID (1) 847 /* @brief Has RCM_PARAM. */ 848 #define FSL_FEATURE_RCM_HAS_PARAM (1) 849 /* @brief Has Reset Interrupt Enable Register RCM_SRIE. */ 850 #define FSL_FEATURE_RCM_HAS_SRIE (1) 851 /* @brief RCM register bit width. */ 852 #define FSL_FEATURE_RCM_REG_WIDTH (32) 853 /* @brief Has Core 1 generated Reset support RCM_SRS[CORE1] */ 854 #define FSL_FEATURE_RCM_HAS_CORE1 (0) 855 /* @brief Has MDM-AP system reset support RCM_SRS[MDM_AP] */ 856 #define FSL_FEATURE_RCM_HAS_MDM_AP (1) 857 /* @brief Has wakeup reset feature. Register bit SRS[WAKEUP]. */ 858 #define FSL_FEATURE_RCM_HAS_WAKEUP (0) 859 860 /* RTC module features */ 861 862 /* @brief Has wakeup pin. */ 863 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN (0) 864 /* @brief Has wakeup pin selection (bit field CR[WPS]). */ 865 #define FSL_FEATURE_RTC_HAS_WAKEUP_PIN_SELECTION (0) 866 /* @brief Has low power features (registers MER, MCLR and MCHR). */ 867 #define FSL_FEATURE_RTC_HAS_MONOTONIC (0) 868 /* @brief Has read/write access control (registers WAR and RAR). */ 869 #define FSL_FEATURE_RTC_HAS_ACCESS_CONTROL (0) 870 /* @brief Has security features (registers TTSR, MER, MCLR and MCHR). */ 871 #define FSL_FEATURE_RTC_HAS_SECURITY (0) 872 /* @brief Has RTC_CLKIN available. */ 873 #define FSL_FEATURE_RTC_HAS_RTC_CLKIN (1) 874 /* @brief Has prescaler adjust for LPO. */ 875 #define FSL_FEATURE_RTC_HAS_LPO_ADJUST (1) 876 /* @brief Has Clock Pin Enable field. */ 877 #define FSL_FEATURE_RTC_HAS_CPE (1) 878 /* @brief Has Timer Seconds Interrupt Configuration field. */ 879 #define FSL_FEATURE_RTC_HAS_TSIC (1) 880 /* @brief Has OSC capacitor setting RTC_CR[SC2P ~ SC16P] */ 881 #define FSL_FEATURE_RTC_HAS_OSC_SCXP (0) 882 /* @brief Has Tamper Interrupt Register (register TIR). */ 883 #define FSL_FEATURE_RTC_HAS_TIR (0) 884 /* @brief Has Tamper Pin Interrupt Enable (bitfield TIR[TPIE]). */ 885 #define FSL_FEATURE_RTC_HAS_TIR_TPIE (0) 886 /* @brief Has Security Interrupt Enable (bitfield TIR[SIE]). */ 887 #define FSL_FEATURE_RTC_HAS_TIR_SIE (0) 888 /* @brief Has Loss of Clock Interrupt Enable (bitfield TIR[LCIE]). */ 889 #define FSL_FEATURE_RTC_HAS_TIR_LCIE (0) 890 /* @brief Has Tamper Interrupt Detect Flag (bitfield SR[TIDF]). */ 891 #define FSL_FEATURE_RTC_HAS_SR_TIDF (0) 892 /* @brief Has Tamper Detect Register (register TDR). */ 893 #define FSL_FEATURE_RTC_HAS_TDR (0) 894 /* @brief Has Tamper Pin Flag (bitfield TDR[TPF]). */ 895 #define FSL_FEATURE_RTC_HAS_TDR_TPF (0) 896 /* @brief Has Security Tamper Flag (bitfield TDR[STF]). */ 897 #define FSL_FEATURE_RTC_HAS_TDR_STF (0) 898 /* @brief Has Loss of Clock Tamper Flag (bitfield TDR[LCTF]). */ 899 #define FSL_FEATURE_RTC_HAS_TDR_LCTF (0) 900 /* @brief Has Tamper Time Seconds Register (register TTSR). */ 901 #define FSL_FEATURE_RTC_HAS_TTSR (0) 902 /* @brief Has Pin Configuration Register (register PCR). */ 903 #define FSL_FEATURE_RTC_HAS_PCR (0) 904 905 /* SCG module features */ 906 907 /* @brief Has platform clock divider SCG_CSR[DIVPLAT]. */ 908 #define FSL_FEATURE_SCG_HAS_DIVPLAT (0) 909 /* @brief Has bus clock divider SCG_CSR[DIVBUS]. */ 910 #define FSL_FEATURE_SCG_HAS_DIVBUS (1) 911 /* @brief Has external clock divide ratio SCG_CSR[DIVEXT]. */ 912 #define FSL_FEATURE_SCG_HAS_DIVEXT (0) 913 /* @brief Has OSC capacitor setting SOSCCFG[SC2P ~ SC16P]. */ 914 #define FSL_FEATURE_SCG_HAS_OSC_SCXP (0) 915 /* @brief Has OSC freq range SOSCCFG[RANGE]. */ 916 #define FSL_FEATURE_SCG_HAS_SOSC_RANGE (1) 917 /* @brief Has SOSCCSR[SOSCERCLKEN]. */ 918 #define FSL_FEATURE_SCG_HAS_OSC_ERCLK (1) 919 /* @brief Has CLKOUT configure register SCG_CLKOUTCNFG. */ 920 #define FSL_FEATURE_SCG_HAS_CLKOUTCNFG (1) 921 /* @brief Has SCG_SOSCDIV[SOSCDIV1]. */ 922 #define FSL_FEATURE_SCG_HAS_SOSCDIV1 (1) 923 /* @brief Has SCG_SOSCDIV[SOSCDIV3]. */ 924 #define FSL_FEATURE_SCG_HAS_SOSCDIV3 (0) 925 /* @brief Has SCG_SIRCDIV[SIRCDIV1]. */ 926 #define FSL_FEATURE_SCG_HAS_SIRCDIV1 (1) 927 /* @brief Has SCG_SIRCDIV[SIRCDIV3]. */ 928 #define FSL_FEATURE_SCG_HAS_SIRCDIV3 (0) 929 /* @brief Has SCG_SIRCCSR[LPOPO]. */ 930 #define FSL_FEATURE_SCG_HAS_SIRC_LPOPO (0) 931 /* @brief Has SCG_FIRCDIV[FIRCDIV1]. */ 932 #define FSL_FEATURE_SCG_HAS_FIRCDIV1 (1) 933 /* @brief Has SCG_FIRCDIV[FIRCDIV3]. */ 934 #define FSL_FEATURE_SCG_HAS_FIRCDIV3 (0) 935 /* @brief Has SCG_FIRCCSR[FIRCLPEN]. */ 936 #define FSL_FEATURE_SCG_HAS_FIRCLPEN (1) 937 /* @brief Has SCG_FIRCCSR[FIRCREGOFF]. */ 938 #define FSL_FEATURE_SCG_HAS_FIRCREGOFF (1) 939 /* @brief Has SCG_SPLLDIV[SPLLDIV1]. */ 940 #define FSL_FEATURE_SCG_HAS_SPLLDIV1 (1) 941 /* @brief Has SCG_SPLLDIV[SPLLDIV3]. */ 942 #define FSL_FEATURE_SCG_HAS_SPLLDIV3 (0) 943 /* @brief Has SCG_SPLLCFG[PLLPOSTDIV1]. */ 944 #define FSL_FEATURE_SCG_HAS_SPLLPOSTDIV1 (0) 945 /* @brief Has SCG_SPLLCFG[PLLPOSTDIV2]. */ 946 #define FSL_FEATURE_SCG_HAS_SPLLPOSTDIV2 (0) 947 /* @brief Has SCG_SPLLCFG[PLLS]. */ 948 #define FSL_FEATURE_SCG_HAS_SPLL_PLLS (0) 949 /* @brief Has SCG_SPLLCFG[BYPASS]. */ 950 #define FSL_FEATURE_SCG_HAS_SPLL_BYPASS (0) 951 /* @brief Has SCG_SPLLCFG[PFDSEL]. */ 952 #define FSL_FEATURE_SCG_HAS_SPLL_PFDSEL (0) 953 /* @brief Has SCG_SPLLCSR[SPLLCM]. */ 954 #define FSL_FEATURE_SCG_HAS_SPLL_MONITOR (1) 955 /* @brief Has SCG_LPFLLDIV[FLLDIV1]. */ 956 #define FSL_FEATURE_SCG_HAS_FLLDIV1 (0) 957 /* @brief Has SCG_LPFLLDIV[FLLDIV3]. */ 958 #define FSL_FEATURE_SCG_HAS_FLLDIV3 (0) 959 /* @brief Has low power FLL, SCG_LPFLLCSR. */ 960 #define FSL_FEATURE_SCG_HAS_LPFLL (0) 961 /* @brief Has low power FLL stop enable. */ 962 #define FSL_FEATURE_SCG_HAS_LPFLLSTEN (0) 963 /* @brief Has system PLL, SCG_SPLLCSR. */ 964 #define FSL_FEATURE_SCG_HAS_SPLL (1) 965 /* @brief Has system PLL PFD, SCG_SPLLPFD. */ 966 #define FSL_FEATURE_SCG_HAS_SPLLPFD (0) 967 /* @brief Has auxiliary PLL, SCG_APLLCSR. */ 968 #define FSL_FEATURE_SCG_HAS_APLL (0) 969 /* @brief Has RTC OSC control, SCG_ROSCCSR. */ 970 #define FSL_FEATURE_SCG_HAS_ROSC (0) 971 /* @brief Has RTC OSC clock source. */ 972 #define FSL_FEATURE_SCG_HAS_ROSC_SYS_CLK_SRC (0) 973 /* @brief Has RTC OSC clock out select. */ 974 #define FSL_FEATURE_SCG_HAS_ROSC_CLKOUT (0) 975 /* @brief Has SIRC clock out select. */ 976 #define FSL_FEATURE_SCG_HAS_EXT_CLKOUT (0) 977 /* @brief Has FIRC trim source USB0 Start of Frame. */ 978 #define FSL_FEATURE_SCG_HAS_FIRC_TRIMSRC_USB0 (0) 979 /* @brief Has FIRC trim source USB1 Start of Frame. */ 980 #define FSL_FEATURE_SCG_HAS_FIRC_TRIMSRC_USB1 (0) 981 /* @brief Has FIRC trim source system OSC. */ 982 #define FSL_FEATURE_SCG_HAS_FIRC_TRIMSRC_SOSC (1) 983 /* @brief Has FIRC trim source RTC OSC. */ 984 #define FSL_FEATURE_SCG_HAS_FIRC_TRIMSRC_RTCOSC (0) 985 986 /* SMC module features */ 987 988 /* @brief Has partial stop option (register bit STOPCTRL[PSTOPO]). */ 989 #define FSL_FEATURE_SMC_HAS_PSTOPO (1) 990 /* @brief Has LPO power option (register bit STOPCTRL[LPOPO]). */ 991 #define FSL_FEATURE_SMC_HAS_LPOPO (0) 992 /* @brief Has POR power option (register bit STOPCTRL[PORPO] or VLLSCTRL[PORPO]). */ 993 #define FSL_FEATURE_SMC_HAS_PORPO (0) 994 /* @brief Has low power wakeup on interrupt (register bit PMCTRL[LPWUI]). */ 995 #define FSL_FEATURE_SMC_HAS_LPWUI (0) 996 /* @brief Has LLS or VLLS mode control (register bit STOPCTRL[LLSM]). */ 997 #define FSL_FEATURE_SMC_HAS_LLS_SUBMODE (0) 998 /* @brief Has VLLS mode control (register bit VLLSCTRL[VLLSM]). */ 999 #define FSL_FEATURE_SMC_USE_VLLSCTRL_REG (0) 1000 /* @brief Has VLLS mode control (register bit STOPCTRL[VLLSM]). */ 1001 #define FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM (0) 1002 /* @brief Has RAM partition 2 power option (register bit STOPCTRL[RAM2PO]). */ 1003 #define FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION (0) 1004 /* @brief Has high speed run mode (register bit PMPROT[AHSRUN]). */ 1005 #define FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE (1) 1006 /* @brief Has low leakage stop mode (register bit PMPROT[ALLS]). */ 1007 #define FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE (0) 1008 /* @brief Has very low leakage stop mode (register bit PMPROT[AVLLS]). */ 1009 #define FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE (0) 1010 /* @brief Has stop submode. */ 1011 #define FSL_FEATURE_SMC_HAS_SUB_STOP_MODE (0) 1012 /* @brief Has stop submode 0(state VLLS0 of register bit STOPCTRL[VLLSM]). */ 1013 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE0 (0) 1014 /* @brief Has stop submode 2(state VLLS2 of register bit STOPCTRL[VLLSM]). */ 1015 #define FSL_FEATURE_SMC_HAS_STOP_SUBMODE2 (0) 1016 /* @brief Has SMC_PARAM. */ 1017 #define FSL_FEATURE_SMC_HAS_PARAM (1) 1018 /* @brief Has SMC_VERID. */ 1019 #define FSL_FEATURE_SMC_HAS_VERID (1) 1020 /* @brief Has stop abort flag (register bit PMCTRL[STOPA]). */ 1021 #define FSL_FEATURE_SMC_HAS_PMCTRL_STOPA (1) 1022 /* @brief Has tamper reset (register bit SRS[TAMPER]). */ 1023 #define FSL_FEATURE_SMC_HAS_SRS_TAMPER (0) 1024 /* @brief Has security violation reset (register bit SRS[SECVIO]). */ 1025 #define FSL_FEATURE_SMC_HAS_SRS_SECVIO (0) 1026 /* @brief Width of SMC registers. */ 1027 #define FSL_FEATURE_SMC_REG_WIDTH (32) 1028 1029 /* SYSMPU module features */ 1030 1031 /* @brief Specifies number of descriptors available. */ 1032 #define FSL_FEATURE_SYSMPU_DESCRIPTOR_COUNT (8) 1033 /* @brief Has process identifier support. */ 1034 #define FSL_FEATURE_SYSMPU_HAS_PROCESS_IDENTIFIER (1) 1035 /* @brief Total number of MPU slave. */ 1036 #define FSL_FEATURE_SYSMPU_SLAVE_COUNT (4) 1037 /* @brief Total number of MPU master. */ 1038 #define FSL_FEATURE_SYSMPU_MASTER_COUNT (3) 1039 1040 /* SysTick module features */ 1041 1042 /* @brief Systick has external reference clock. */ 1043 #define FSL_FEATURE_SYSTICK_HAS_EXT_REF (0) 1044 /* @brief Systick external reference clock is core clock divided by this value. */ 1045 #define FSL_FEATURE_SYSTICK_EXT_REF_CORE_DIV (0) 1046 1047 /* WDOG module features */ 1048 1049 /* @brief Watchdog is available. */ 1050 #define FSL_FEATURE_WDOG_HAS_WATCHDOG (1) 1051 /* @brief WDOG_CNT can be 32-bit written. */ 1052 #define FSL_FEATURE_WDOG_HAS_32BIT_ACCESS (1) 1053 1054 #endif /* _MKE14F16_FEATURES_H_ */ 1055 1056