1 /*
2 ** ###################################################################
3 **     Version:             rev. 1.2, 2017-06-08
4 **     Build:               b230105
5 **
6 **     Abstract:
7 **         Chip specific module features.
8 **
9 **     Copyright 2016 Freescale Semiconductor, Inc.
10 **     Copyright 2016-2023 NXP
11 **     All rights reserved.
12 **
13 **     SPDX-License-Identifier: BSD-3-Clause
14 **
15 **     http:                 www.nxp.com
16 **     mail:                 support@nxp.com
17 **
18 **     Revisions:
19 **     - rev. 1.0 (2016-08-12)
20 **         Initial version.
21 **     - rev. 1.1 (2016-11-25)
22 **         Update CANFD and Classic CAN register.
23 **         Add MAC TIMERSTAMP registers.
24 **     - rev. 1.2 (2017-06-08)
25 **         Remove RTC_CTRL_RTC_OSC_BYPASS.
26 **         SYSCON_ARMTRCLKDIV rename to SYSCON_ARMTRACECLKDIV.
27 **         Remove RESET and HALT from SYSCON_AHBCLKDIV.
28 **
29 ** ###################################################################
30 */
31 
32 #ifndef _LPC54016_FEATURES_H_
33 #define _LPC54016_FEATURES_H_
34 
35 /* SOC module features */
36 
37 /* @brief ADC availability on the SoC. */
38 #define FSL_FEATURE_SOC_ADC_COUNT (1)
39 /* @brief ASYNC_SYSCON availability on the SoC. */
40 #define FSL_FEATURE_SOC_ASYNC_SYSCON_COUNT (1)
41 /* @brief LPC_CAN availability on the SoC. */
42 #define FSL_FEATURE_SOC_LPC_CAN_COUNT (2)
43 /* @brief CRC availability on the SoC. */
44 #define FSL_FEATURE_SOC_CRC_COUNT (1)
45 /* @brief CTIMER availability on the SoC. */
46 #define FSL_FEATURE_SOC_CTIMER_COUNT (5)
47 /* @brief DMA availability on the SoC. */
48 #define FSL_FEATURE_SOC_DMA_COUNT (1)
49 /* @brief DMIC availability on the SoC. */
50 #define FSL_FEATURE_SOC_DMIC_COUNT (1)
51 /* @brief EMC availability on the SoC. */
52 #define FSL_FEATURE_SOC_EMC_COUNT (1)
53 /* @brief LPC_ENET availability on the SoC. */
54 #define FSL_FEATURE_SOC_LPC_ENET_COUNT (1)
55 /* @brief FLEXCOMM availability on the SoC. */
56 #define FSL_FEATURE_SOC_FLEXCOMM_COUNT (11)
57 /* @brief GINT availability on the SoC. */
58 #define FSL_FEATURE_SOC_GINT_COUNT (2)
59 /* @brief GPIO availability on the SoC. */
60 #define FSL_FEATURE_SOC_GPIO_COUNT (1)
61 /* @brief I2C availability on the SoC. */
62 #define FSL_FEATURE_SOC_I2C_COUNT (10)
63 /* @brief I2S availability on the SoC. */
64 #define FSL_FEATURE_SOC_I2S_COUNT (2)
65 /* @brief INPUTMUX availability on the SoC. */
66 #define FSL_FEATURE_SOC_INPUTMUX_COUNT (1)
67 /* @brief IOCON availability on the SoC. */
68 #define FSL_FEATURE_SOC_IOCON_COUNT (1)
69 /* @brief MPU availability on the SoC. */
70 #define FSL_FEATURE_SOC_MPU_COUNT (1)
71 /* @brief MRT availability on the SoC. */
72 #define FSL_FEATURE_SOC_MRT_COUNT (1)
73 /* @brief PINT availability on the SoC. */
74 #define FSL_FEATURE_SOC_PINT_COUNT (1)
75 /* @brief RIT availability on the SoC. */
76 #define FSL_FEATURE_SOC_RIT_COUNT (1)
77 /* @brief LPC_RNG availability on the SoC. */
78 #define FSL_FEATURE_SOC_LPC_RNG_COUNT (1)
79 /* @brief RTC availability on the SoC. */
80 #define FSL_FEATURE_SOC_RTC_COUNT (1)
81 /* @brief SCT availability on the SoC. */
82 #define FSL_FEATURE_SOC_SCT_COUNT (1)
83 /* @brief SDIF availability on the SoC. */
84 #define FSL_FEATURE_SOC_SDIF_COUNT (1)
85 /* @brief SHA availability on the SoC. */
86 #define FSL_FEATURE_SOC_SHA_COUNT (1)
87 /* @brief SMARTCARD availability on the SoC. */
88 #define FSL_FEATURE_SOC_SMARTCARD_COUNT (2)
89 /* @brief SPI availability on the SoC. */
90 #define FSL_FEATURE_SOC_SPI_COUNT (11)
91 /* @brief SPIFI availability on the SoC. */
92 #define FSL_FEATURE_SOC_SPIFI_COUNT (1)
93 /* @brief SYSCON availability on the SoC. */
94 #define FSL_FEATURE_SOC_SYSCON_COUNT (1)
95 /* @brief USART availability on the SoC. */
96 #define FSL_FEATURE_SOC_USART_COUNT (10)
97 /* @brief USB availability on the SoC. */
98 #define FSL_FEATURE_SOC_USB_COUNT (1)
99 /* @brief USBFSH availability on the SoC. */
100 #define FSL_FEATURE_SOC_USBFSH_COUNT (1)
101 /* @brief USBHSD availability on the SoC. */
102 #define FSL_FEATURE_SOC_USBHSD_COUNT (1)
103 /* @brief USBHSH availability on the SoC. */
104 #define FSL_FEATURE_SOC_USBHSH_COUNT (1)
105 /* @brief UTICK availability on the SoC. */
106 #define FSL_FEATURE_SOC_UTICK_COUNT (1)
107 /* @brief WWDT availability on the SoC. */
108 #define FSL_FEATURE_SOC_WWDT_COUNT (1)
109 
110 /* ADC module features */
111 
112 /* @brief Do not has input select (register INSEL). */
113 #define FSL_FEATURE_ADC_HAS_NO_INSEL  (0)
114 /* @brief Has ASYNMODE bitfile in CTRL reigster. */
115 #define FSL_FEATURE_ADC_HAS_CTRL_ASYNMODE (1)
116 /* @brief Has ASYNMODE bitfile in CTRL reigster. */
117 #define FSL_FEATURE_ADC_HAS_CTRL_RESOL (1)
118 /* @brief Has ASYNMODE bitfile in CTRL reigster. */
119 #define FSL_FEATURE_ADC_HAS_CTRL_BYPASSCAL (1)
120 /* @brief Has ASYNMODE bitfile in CTRL reigster. */
121 #define FSL_FEATURE_ADC_HAS_CTRL_TSAMP (1)
122 /* @brief Has ASYNMODE bitfile in CTRL reigster. */
123 #define FSL_FEATURE_ADC_HAS_CTRL_LPWRMODE (0)
124 /* @brief Has ASYNMODE bitfile in CTRL reigster. */
125 #define FSL_FEATURE_ADC_HAS_CTRL_CALMODE (0)
126 /* @brief Has startup register. */
127 #define FSL_FEATURE_ADC_HAS_STARTUP_REG (1)
128 /* @brief Has ADC Trim register */
129 #define FSL_FEATURE_ADC_HAS_TRIM_REG (0)
130 /* @brief Has Calibration register. */
131 #define FSL_FEATURE_ADC_HAS_CALIB_REG (1)
132 
133 /* CAN module features */
134 
135 /* @brief Support CANFD or not */
136 #define FSL_FEATURE_CAN_SUPPORT_CANFD (1)
137 
138 /* CTIMER module features */
139 
140 /* @brief CTIMER has no capture channel. */
141 #define FSL_FEATURE_CTIMER_HAS_NO_INPUT_CAPTURE (0)
142 /* @brief CTIMER has no capture 2 interrupt. */
143 #define FSL_FEATURE_CTIMER_HAS_NO_IR_CR2INT (0)
144 /* @brief CTIMER capture 3 interrupt. */
145 #define FSL_FEATURE_CTIMER_HAS_IR_CR3INT (1)
146 /* @brief Has CTIMER CCR_CAP2 (register bits CCR[CAP2RE][CAP2FE][CAP2I]. */
147 #define FSL_FEATURE_CTIMER_HAS_NO_CCR_CAP2 (0)
148 /* @brief Has CTIMER CCR_CAP3 (register bits CCR[CAP3RE][CAP3FE][CAP3I]). */
149 #define FSL_FEATURE_CTIMER_HAS_CCR_CAP3 (1)
150 /* @brief CTIMER Has register MSR */
151 #define FSL_FEATURE_CTIMER_HAS_MSR (1)
152 
153 /* DMA module features */
154 
155 /* @brief Number of channels */
156 #define FSL_FEATURE_DMA_NUMBER_OF_CHANNELS (30)
157 /* @brief Align size of DMA descriptor */
158 #define FSL_FEATURE_DMA_DESCRIPTOR_ALIGN_SIZE (512)
159 /* @brief DMA head link descriptor table align size */
160 #define FSL_FEATURE_DMA_LINK_DESCRIPTOR_ALIGN_SIZE (16U)
161 
162 /* FLEXCOMM module features */
163 
164 /* @brief FLEXCOMM0 USART INDEX 0 */
165 #define FSL_FEATURE_FLEXCOMM0_USART_INDEX  (0)
166 /* @brief FLEXCOMM0 SPI INDEX 0 */
167 #define FSL_FEATURE_FLEXCOMM0_SPI_INDEX  (0)
168 /* @brief FLEXCOMM0 I2C INDEX 0 */
169 #define FSL_FEATURE_FLEXCOMM0_I2C_INDEX  (0)
170 /* @brief FLEXCOMM1 USART INDEX 1 */
171 #define FSL_FEATURE_FLEXCOMM1_USART_INDEX  (1)
172 /* @brief FLEXCOMM1 SPI INDEX 1 */
173 #define FSL_FEATURE_FLEXCOMM1_SPI_INDEX  (1)
174 /* @brief FLEXCOMM1 I2C INDEX 1 */
175 #define FSL_FEATURE_FLEXCOMM1_I2C_INDEX  (1)
176 /* @brief FLEXCOMM2 USART INDEX 2 */
177 #define FSL_FEATURE_FLEXCOMM2_USART_INDEX  (2)
178 /* @brief FLEXCOMM2 SPI INDEX 2 */
179 #define FSL_FEATURE_FLEXCOMM2_SPI_INDEX  (2)
180 /* @brief FLEXCOMM2 I2C INDEX 2 */
181 #define FSL_FEATURE_FLEXCOMM2_I2C_INDEX  (2)
182 /* @brief FLEXCOMM3 USART INDEX 3 */
183 #define FSL_FEATURE_FLEXCOMM3_USART_INDEX  (3)
184 /* @brief FLEXCOMM3 SPI INDEX 3 */
185 #define FSL_FEATURE_FLEXCOMM3_SPI_INDEX  (3)
186 /* @brief FLEXCOMM3 I2C INDEX 3 */
187 #define FSL_FEATURE_FLEXCOMM3_I2C_INDEX  (3)
188 /* @brief FLEXCOMM4 USART INDEX 4 */
189 #define FSL_FEATURE_FLEXCOMM4_USART_INDEX  (4)
190 /* @brief FLEXCOMM4 SPI INDEX 4 */
191 #define FSL_FEATURE_FLEXCOMM4_SPI_INDEX  (4)
192 /* @brief FLEXCOMM4 I2C INDEX 4 */
193 #define FSL_FEATURE_FLEXCOMM4_I2C_INDEX  (4)
194 /* @brief FLEXCOMM5 USART INDEX 5 */
195 #define FSL_FEATURE_FLEXCOMM5_USART_INDEX  (5)
196 /* @brief FLEXCOMM5 SPI INDEX 5 */
197 #define FSL_FEATURE_FLEXCOMM5_SPI_INDEX  (5)
198 /* @brief FLEXCOMM5 I2C INDEX 5 */
199 #define FSL_FEATURE_FLEXCOMM5_I2C_INDEX  (5)
200 /* @brief FLEXCOMM6 USART INDEX 6 */
201 #define FSL_FEATURE_FLEXCOMM6_USART_INDEX  (6)
202 /* @brief FLEXCOMM6 SPI INDEX 6 */
203 #define FSL_FEATURE_FLEXCOMM6_SPI_INDEX  (6)
204 /* @brief FLEXCOMM6 I2C INDEX 6 */
205 #define FSL_FEATURE_FLEXCOMM6_I2C_INDEX  (6)
206 /* @brief FLEXCOMM7 I2S INDEX 0 */
207 #define FSL_FEATURE_FLEXCOMM6_I2S_INDEX  (0)
208 /* @brief FLEXCOMM7 USART INDEX 7 */
209 #define FSL_FEATURE_FLEXCOMM7_USART_INDEX  (7)
210 /* @brief FLEXCOMM7 SPI INDEX 7 */
211 #define FSL_FEATURE_FLEXCOMM7_SPI_INDEX  (7)
212 /* @brief FLEXCOMM7 I2C INDEX 7 */
213 #define FSL_FEATURE_FLEXCOMM7_I2C_INDEX  (7)
214 /* @brief FLEXCOMM7 I2S INDEX 1 */
215 #define FSL_FEATURE_FLEXCOMM7_I2S_INDEX  (1)
216 /* @brief FLEXCOMM4 USART INDEX 8 */
217 #define FSL_FEATURE_FLEXCOMM8_USART_INDEX  (8)
218 /* @brief FLEXCOMM4 SPI INDEX 8 */
219 #define FSL_FEATURE_FLEXCOMM8_SPI_INDEX  (8)
220 /* @brief FLEXCOMM4 I2C INDEX 8 */
221 #define FSL_FEATURE_FLEXCOMM8_I2C_INDEX  (8)
222 /* @brief FLEXCOMM5 USART INDEX 9 */
223 #define FSL_FEATURE_FLEXCOMM9_USART_INDEX  (9)
224 /* @brief FLEXCOMM5 SPI INDEX 9 */
225 #define FSL_FEATURE_FLEXCOMM9_SPI_INDEX  (9)
226 /* @brief FLEXCOMM5 I2C INDEX 9 */
227 #define FSL_FEATURE_FLEXCOMM9_I2C_INDEX  (9)
228 /* @brief I2S has DMIC interconnection */
229 #define FSL_FEATURE_FLEXCOMM_INSTANCE_I2S_HAS_DMIC_INTERCONNECTIONn(x) \
230     (((x) == FLEXCOMM0) ? (0) : \
231     (((x) == FLEXCOMM1) ? (0) : \
232     (((x) == FLEXCOMM2) ? (0) : \
233     (((x) == FLEXCOMM3) ? (0) : \
234     (((x) == FLEXCOMM4) ? (0) : \
235     (((x) == FLEXCOMM5) ? (0) : \
236     (((x) == FLEXCOMM6) ? (0) : \
237     (((x) == FLEXCOMM7) ? (1) : \
238     (((x) == FLEXCOMM8) ? (0) : \
239     (((x) == FLEXCOMM9) ? (0) : \
240     (((x) == FLEXCOMM10) ? (0) : (-1))))))))))))
241 
242 /* GINT module features */
243 
244 /* @brief The count of th port which are supported in GINT. */
245 #define FSL_FEATURE_GINT_PORT_COUNT (2)
246 
247 /* I2S module features */
248 
249 /* @brief I2S support dual channel transfer. */
250 #define FSL_FEATURE_I2S_SUPPORT_SECONDARY_CHANNEL (1)
251 /* @brief I2S has DMIC interconnection */
252 #define FSL_FEATURE_FLEXCOMM_I2S_HAS_DMIC_INTERCONNECTION (1)
253 
254 /* IOCON module features */
255 
256 /* @brief Func bit field width */
257 #define FSL_FEATURE_IOCON_FUNC_FIELD_WIDTH (4)
258 
259 /* MRT module features */
260 
261 /* @brief number of channels. */
262 #define FSL_FEATURE_MRT_NUMBER_OF_CHANNELS  (4)
263 
264 /* interrupt module features */
265 
266 /* @brief Lowest interrupt request number. */
267 #define FSL_FEATURE_INTERRUPT_IRQ_MIN (-14)
268 /* @brief Highest interrupt request number. */
269 #define FSL_FEATURE_INTERRUPT_IRQ_MAX (105)
270 
271 /* PINT module features */
272 
273 /* @brief Number of connected outputs */
274 #define FSL_FEATURE_PINT_NUMBER_OF_CONNECTED_OUTPUTS (8)
275 
276 /* RTC module features */
277 
278 /* @brief RTC has no reset control */
279 #define FSL_FEATURE_RTC_HAS_NO_RESET (1)
280 
281 /* SCT module features */
282 
283 /* @brief Number of events */
284 #define FSL_FEATURE_SCT_NUMBER_OF_EVENTS (16)
285 /* @brief Number of states */
286 #define FSL_FEATURE_SCT_NUMBER_OF_STATES (16)
287 /* @brief Number of match capture */
288 #define FSL_FEATURE_SCT_NUMBER_OF_MATCH_CAPTURE (16)
289 /* @brief Number of outputs */
290 #define FSL_FEATURE_SCT_NUMBER_OF_OUTPUTS (10)
291 
292 /* SDIF module features */
293 
294 /* @brief FIFO depth, every location is a WORD */
295 #define FSL_FEATURE_SDIF_FIFO_DEPTH_64_32BITS (64)
296 /* @brief Max DMA buffer size */
297 #define FSL_FEATURE_SDIF_INTERNAL_DMA_MAX_BUFFER_SIZE (4096)
298 /* @brief Max source clock in HZ */
299 #define FSL_FEATURE_SDIF_MAX_SOURCE_CLOCK (52000000)
300 
301 /* SHA module features */
302 
303 /* @brief Has dedicated DMA controller. */
304 #define FSL_FEATURE_SHA_HAS_MEMADDR_DMA (1)
305 
306 /* SPI module features */
307 
308 /* @brief SSEL pin count. */
309 #define FSL_FEATURE_SPI_SSEL_COUNT (4)
310 
311 /* SPIFI module features */
312 
313 /* @brief SPIFI start address */
314 #define FSL_FEATURE_SPIFI_START_ADDR (0x10000000)
315 /* @brief SPIFI end address */
316 #define FSL_FEATURE_SPIFI_END_ADDR (0x17FFFFFF)
317 
318 /* SYSCON module features */
319 
320 /* @brief Pointer to ROM IAP entry functions */
321 #define FSL_FEATURE_SYSCON_IAP_ENTRY_LOCATION (0x03000205)
322 /* @brief IAP Reinvoke ISP command parameter is pointer */
323 #define FSL_FEATURE_SYSCON_IAP_REINVOKE_ISP_PARAM_POINTER (1)
324 /* @brief RIT has no reset control */
325 #define FSL_FEATURE_RIT_HAS_NO_RESET (1)
326 
327 /* SysTick module features */
328 
329 /* @brief Systick has external reference clock. */
330 #define FSL_FEATURE_SYSTICK_HAS_EXT_REF (0)
331 /* @brief Systick external reference clock is core clock divided by this value. */
332 #define FSL_FEATURE_SYSTICK_EXT_REF_CORE_DIV (0)
333 
334 /* USB module features */
335 
336 /* @brief Size of the USB dedicated RAM */
337 #define FSL_FEATURE_USB_USB_RAM (0x00002000)
338 /* @brief Base address of the USB dedicated RAM */
339 #define FSL_FEATURE_USB_USB_RAM_BASE_ADDRESS (0x40100000)
340 /* @brief USB version */
341 #define FSL_FEATURE_USB_VERSION (200)
342 /* @brief Number of the endpoint in USB FS */
343 #define FSL_FEATURE_USB_EP_NUM (5)
344 
345 /* USBFSH module features */
346 
347 /* @brief Size of the USB dedicated RAM */
348 #define FSL_FEATURE_USBFSH_USB_RAM (0x00002000)
349 /* @brief Base address of the USB dedicated RAM */
350 #define FSL_FEATURE_USBFSH_USB_RAM_BASE_ADDRESS (0x40100000)
351 /* @brief USBFSH version */
352 #define FSL_FEATURE_USBFSH_VERSION (200)
353 
354 /* USBHSD module features */
355 
356 /* @brief Size of the USB dedicated RAM */
357 #define FSL_FEATURE_USBHSD_USB_RAM (0x00002000)
358 /* @brief Base address of the USB dedicated RAM */
359 #define FSL_FEATURE_USBHSD_USB_RAM_BASE_ADDRESS (0x40100000)
360 /* @brief USBHSD version */
361 #define FSL_FEATURE_USBHSD_VERSION (300)
362 /* @brief Number of the endpoint in USB HS */
363 #define FSL_FEATURE_USBHSD_EP_NUM (6)
364 /* @brief Resetting interrupt endpoint resets DATAx sequence to DATA.1 */
365 #define FSL_FEATURE_USBHSD_INTERRUPT_DATAX_ISSUE_VERSION_CHECK (1)
366 
367 /* USBHSH module features */
368 
369 /* @brief Size of the USB dedicated RAM */
370 #define FSL_FEATURE_USBHSH_USB_RAM (0x00002000)
371 /* @brief Base address of the USB dedicated RAM */
372 #define FSL_FEATURE_USBHSH_USB_RAM_BASE_ADDRESS (0x40100000)
373 /* @brief USBHSH version */
374 #define FSL_FEATURE_USBHSH_VERSION (300)
375 
376 /* WWDT module features */
377 
378 /* @brief Has no RESET register. */
379 #define FSL_FEATURE_WWDT_HAS_NO_RESET (1)
380 
381 #endif /* _LPC54016_FEATURES_H_ */
382 
383