1<?xml version="1.0" encoding="utf-8" standalone="no"?>
2<device xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" schemaVersion="1.1" xs:noNamespaceSchemaLocation="svd_schema.xsd">
3  <peripheral>
4    <name>GCR</name>
5    <description>Global Control Registers.</description>
6    <baseAddress>0x40000000</baseAddress>
7    <addressBlock>
8      <offset>0</offset>
9      <size>0x400</size>
10      <usage>registers</usage>
11    </addressBlock>
12    <registers>
13      <register>
14        <name>SYSCTRL</name>
15        <description>System Control.</description>
16        <addressOffset>0x00</addressOffset>
17        <resetMask>0xFFFFFFFE</resetMask>
18        <fields>
19          <field>
20            <name>BSTAPEN</name>
21            <description>Boundary Scan TAP enable. When enabled, the JTAG port is conneted to the Boundary Scan TAP instead of the ARM ICE.</description>
22            <bitOffset>0</bitOffset>
23            <bitWidth>1</bitWidth>
24          </field>
25          <field>
26            <name>FLASH_PAGE_FLIP</name>
27            <description>Flips the Flash bottom and top halves. (Depending on the total flash size, each half is either 256K or 512K). Initiating a flash page flip will cause a flush of both the data buffer on the DCODE bus and the internal instruction buffer.</description>
28            <bitOffset>4</bitOffset>
29            <bitWidth>1</bitWidth>
30            <enumeratedValues>
31              <enumeratedValue>
32                <name>normal</name>
33                <description>Physical layout matches logical layout.</description>
34                <value>0</value>
35              </enumeratedValue>
36              <enumeratedValue>
37                <name>swapped</name>
38                <description>Bottom half mapped to logical top half and vice versa.</description>
39                <value>1</value>
40              </enumeratedValue>
41            </enumeratedValues>
42          </field>
43          <field>
44            <name>ICC0_FLUSH</name>
45            <description>Code Cache Flush. This bit is used to flush the code caches and the instruction buffer of the Cortex-M4. </description>
46            <bitOffset>6</bitOffset>
47            <bitWidth>1</bitWidth>
48            <enumeratedValues>
49              <enumeratedValue>
50                <name>normal</name>
51                <description>Normal Code Cache Operation</description>
52                <value>0</value>
53              </enumeratedValue>
54              <enumeratedValue>
55                <name>flush</name>
56                <description>Code Caches and CPU instruction buffer are flushed </description>
57                <value>1</value>
58              </enumeratedValue>
59            </enumeratedValues>
60          </field>
61          <field>
62            <name>SYSCACHE_DIS</name>
63            <description>System Cache Disable.</description>
64            <bitOffset>9</bitOffset>
65            <bitWidth>1</bitWidth>
66          </field>
67          <field>
68            <name>ROMDONE</name>
69            <description>ROM_DONE status. Used to disable SWD interface during system initialization procedure</description>
70            <bitOffset>12</bitOffset>
71            <bitWidth>1</bitWidth>
72          </field>
73          <field>
74            <name>CCHK</name>
75            <description>Compute ROM Checksum. This bit is self-cleared when calculation is completed. Once set, software clearing this bit is ignored and the bit will remain set until the operation is completed.</description>
76            <bitOffset>13</bitOffset>
77            <bitWidth>1</bitWidth>
78            <enumeratedValues>
79              <enumeratedValue>
80                <name>complete</name>
81                <description>No operation/complete.</description>
82                <value>0</value>
83              </enumeratedValue>
84              <enumeratedValue>
85                <name>start</name>
86                <description>Start operation.</description>
87                <value>1</value>
88              </enumeratedValue>
89            </enumeratedValues>
90          </field>
91          <field>
92            <name>SWD_DIS</name>
93            <description> Serial Wire Debug Disable. This bit is used to disable the serial wire debug interface This bit is only writeable if (FMV lock word is not programmed) or if (ICE lock word is not programmed and the ROM_DONE bit is not set).</description>
94            <bitOffset>14</bitOffset>
95            <bitWidth>1</bitWidth>
96          </field>
97          <field>
98            <name>CHKRES</name>
99            <description>ROM Checksum Result. This bit is only valid when CHKRD=1.</description>
100            <bitOffset>15</bitOffset>
101            <bitWidth>1</bitWidth>
102            <enumeratedValues>
103              <enumeratedValue>
104                <name>pass</name>
105                <description>ROM Checksum Correct.</description>
106                <value>0</value>
107              </enumeratedValue>
108              <enumeratedValue>
109                <name>fail</name>
110                <description>ROM Checksum Fail.</description>
111                <value>1</value>
112              </enumeratedValue>
113            </enumeratedValues>
114          </field>
115          <field>
116            <name>OVR</name>
117            <description>Operating Voltage Range.</description>
118            <bitOffset>16</bitOffset>
119            <bitWidth>2</bitWidth>
120            <enumeratedValues>
121              <enumeratedValue>
122                <name>V0_9</name>
123                <description>0.9V</description>
124                <value>0</value>
125              </enumeratedValue>
126              <enumeratedValue>
127                <name>V1_0</name>
128                <description>1.0V</description>
129                <value>1</value>
130              </enumeratedValue>
131              <enumeratedValue>
132                <name>V1_1</name>
133                <description>1.1V</description>
134                <value>2</value>
135              </enumeratedValue>
136            </enumeratedValues>
137          </field>
138        </fields>
139      </register>
140      <register>
141        <name>RST0</name>
142        <description>Reset.</description>
143        <addressOffset>0x04</addressOffset>
144        <fields>
145          <field>
146            <name>DMA</name>
147            <description>DMA Reset.</description>
148            <bitOffset>0</bitOffset>
149            <bitWidth>1</bitWidth>
150            <enumeratedValues>
151              <name>reset</name>
152              <usage>read-write</usage>
153              <enumeratedValue>
154                <name>reset_done</name>
155                <description>Reset complete.</description>
156                <value>0</value>
157              </enumeratedValue>
158              <enumeratedValue>
159                <name>busy</name>
160                <description>Starts Reset or indicates reset in progress.</description>
161                <value>1</value>
162              </enumeratedValue>
163            </enumeratedValues>
164          </field>
165          <field derivedFrom="DMA">
166            <name>WDT0</name>
167            <description>Watchdog Timer 0 Reset.</description>
168            <bitOffset>1</bitOffset>
169            <bitWidth>1</bitWidth>
170          </field>
171          <field derivedFrom="DMA">
172            <name>GPIO0</name>
173            <description>GPIO0 Reset. Setting this bit to 1 resets GPIO0 pins to their default states.</description>
174            <bitOffset>2</bitOffset>
175            <bitWidth>1</bitWidth>
176          </field>
177          <field derivedFrom="DMA">
178            <name>GPIO1</name>
179            <description>GPIO1 Reset. Setting this bit to 1 resets GPIO1 pins to their default states.</description>
180            <bitOffset>3</bitOffset>
181            <bitWidth>1</bitWidth>
182          </field>
183          <field derivedFrom="DMA">
184            <name>GPIO2</name>
185            <description>GPIO2 Reset. Setting this bit to 1 resets GPIO2 pins to their default states.</description>
186            <bitOffset>4</bitOffset>
187            <bitWidth>1</bitWidth>
188          </field>
189          <field derivedFrom="DMA">
190            <name>TMR0</name>
191            <description>Timer 0 Reset. Setting this bit to 1 resets Timer 0 blocks.</description>
192            <bitOffset>5</bitOffset>
193            <bitWidth>1</bitWidth>
194          </field>
195          <field derivedFrom="DMA">
196            <name>TMR1</name>
197            <description>Timer 1 Reset. Setting this bit to 1 resets Timer 1 blocks.</description>
198            <bitOffset>6</bitOffset>
199            <bitWidth>1</bitWidth>
200          </field>
201          <field derivedFrom="DMA">
202            <name>TMR2</name>
203            <description>Timer 2 Reset. Setting this bit to 1 resets Timer 2 blocks.</description>
204            <bitOffset>7</bitOffset>
205            <bitWidth>1</bitWidth>
206          </field>
207          <field derivedFrom="DMA">
208            <name>TMR3</name>
209            <description>Timer 3 Reset. Setting this bit to 1 resets Timer 3 blocks.</description>
210            <bitOffset>8</bitOffset>
211            <bitWidth>1</bitWidth>
212          </field>
213          <field derivedFrom="DMA">
214            <name>UART0</name>
215            <description>UART 0 Reset. Setting this bit to 1 resets all UART 0 blocks.</description>
216            <bitOffset>11</bitOffset>
217            <bitWidth>1</bitWidth>
218          </field>
219          <field derivedFrom="DMA">
220            <name>UART1</name>
221            <description>UART 1 Reset. Setting this bit to 1 resets all UART 1 blocks.</description>
222            <bitOffset>12</bitOffset>
223            <bitWidth>1</bitWidth>
224          </field>
225          <field derivedFrom="DMA">
226            <name>SPI0</name>
227            <description>SPI 0 Reset. Setting this bit to 1 resets all SPI 0 blocks.</description>
228            <bitOffset>13</bitOffset>
229            <bitWidth>1</bitWidth>
230          </field>
231          <field derivedFrom="DMA">
232            <name>SPI1</name>
233            <description>SPI 1 Reset. Setting this bit to 1 resets all SPI 1 blocks.</description>
234            <bitOffset>14</bitOffset>
235            <bitWidth>1</bitWidth>
236          </field>
237          <field derivedFrom="DMA">
238            <name>SPI2</name>
239            <description>SPI 2 Reset. Setting this bit to 1 resets all SPI 2 blocks.</description>
240            <bitOffset>15</bitOffset>
241            <bitWidth>1</bitWidth>
242          </field>
243          <field derivedFrom="DMA">
244            <name>I2C0</name>
245            <description>I2C 0 Reset.</description>
246            <bitOffset>16</bitOffset>
247            <bitWidth>1</bitWidth>
248          </field>
249          <field derivedFrom="DMA">
250            <name>RTC</name>
251            <description>Real Time Clock Reset.</description>
252            <bitOffset>17</bitOffset>
253            <bitWidth>1</bitWidth>
254          </field>
255          <field derivedFrom="DMA">
256            <name>CRYPTO</name>
257            <description>Crypto Reset.</description>
258            <bitOffset>18</bitOffset>
259            <bitWidth>1</bitWidth>
260          </field>
261          <field derivedFrom="DMA">
262            <name>CAN0</name>
263            <description>CAN0 Reset.</description>
264            <bitOffset>19</bitOffset>
265            <bitWidth>1</bitWidth>
266          </field>
267          <field derivedFrom="DMA">
268            <name>CAN1</name>
269            <description>CAN1 Reset.</description>
270            <bitOffset>20</bitOffset>
271            <bitWidth>1</bitWidth>
272          </field>
273          <field derivedFrom="DMA">
274            <name>HPB</name>
275            <description>Hyperbus Reset.</description>
276            <bitOffset>21</bitOffset>
277            <bitWidth>1</bitWidth>
278          </field>
279          <field derivedFrom="DMA">
280            <name>SMPHR</name>
281            <description>Semaphore Reset.</description>
282            <bitOffset>22</bitOffset>
283            <bitWidth>1</bitWidth>
284          </field>
285          <field derivedFrom="DMA">
286            <name>USB</name>
287            <description>USB Reset.</description>
288            <bitOffset>23</bitOffset>
289            <bitWidth>1</bitWidth>
290          </field>
291          <field derivedFrom="DMA">
292            <name>TRNG</name>
293            <description>TRNG Reset. This reset is only available during the manufacture testing phase.</description>
294            <bitOffset>24</bitOffset>
295            <bitWidth>1</bitWidth>
296          </field>
297          <field derivedFrom="DMA">
298            <name>ADC</name>
299            <description>ADC Reset.</description>
300            <bitOffset>26</bitOffset>
301            <bitWidth>1</bitWidth>
302          </field>
303          <field derivedFrom="DMA">
304            <name>UART2</name>
305            <description>UART2 Reset. Setting this bit to 1 resets all UART 2 blocks.</description>
306            <bitOffset>28</bitOffset>
307            <bitWidth>1</bitWidth>
308          </field>
309          <field derivedFrom="DMA">
310            <name>SOFT</name>
311            <description>Soft Reset. Setting this bit to 1 resets everything except the CPU and the watchdog timer.</description>
312            <bitOffset>29</bitOffset>
313            <bitWidth>1</bitWidth>
314          </field>
315          <field derivedFrom="DMA">
316            <name>PERIPH</name>
317            <description>Peripheral Reset. Setting this bit to 1 resets all peripherals. The CPU core, the watchdog timer, and all GPIO pins are unaffected by this reset.</description>
318            <bitOffset>30</bitOffset>
319            <bitWidth>1</bitWidth>
320          </field>
321          <field derivedFrom="DMA">
322            <name>SYS</name>
323            <description>System Reset. Setting this bit to 1 resets the CPU core and all peripherals, including the watchdog timer.</description>
324            <bitOffset>31</bitOffset>
325            <bitWidth>1</bitWidth>
326          </field>
327        </fields>
328      </register>
329      <register>
330        <name>CLKCTRL</name>
331        <description>Clock Control.</description>
332        <addressOffset>0x08</addressOffset>
333        <resetValue>0x00000008</resetValue>
334        <fields>
335          <field>
336            <name>SYSCLK_DIV</name>
337            <description>Prescaler Select. This 3 bit field sets the system operating frequency by controlling the prescaler that divides the output of the PLL0.</description>
338            <bitOffset>6</bitOffset>
339            <bitWidth>3</bitWidth>
340            <enumeratedValues>
341              <enumeratedValue>
342                <name>div1</name>
343                <description>Divide by 1.</description>
344                <value>0</value>
345              </enumeratedValue>
346              <enumeratedValue>
347                <name>div2</name>
348                <description>Divide by 2.</description>
349                <value>1</value>
350              </enumeratedValue>
351              <enumeratedValue>
352                <name>div4</name>
353                <description>Divide by 4.</description>
354                <value>2</value>
355              </enumeratedValue>
356              <enumeratedValue>
357                <name>div8</name>
358                <description>Divide by 8.</description>
359                <value>3</value>
360              </enumeratedValue>
361              <enumeratedValue>
362                <name>div16</name>
363                <description>Divide by 16.</description>
364                <value>4</value>
365              </enumeratedValue>
366              <enumeratedValue>
367                <name>div32</name>
368                <description>Divide by 32.</description>
369                <value>5</value>
370              </enumeratedValue>
371              <enumeratedValue>
372                <name>div64</name>
373                <description>Divide by 64.</description>
374                <value>6</value>
375              </enumeratedValue>
376              <enumeratedValue>
377                <name>div128</name>
378                <description>Divide by 128.</description>
379                <value>7</value>
380              </enumeratedValue>
381            </enumeratedValues>
382          </field>
383          <field>
384            <name>SYSCLK_SEL</name>
385            <description>Clock Source Select. This 3 bit field selects the source for the system clock.</description>
386            <bitOffset>9</bitOffset>
387            <bitWidth>3</bitWidth>
388            <enumeratedValues>
389              <enumeratedValue>
390                <name>ISO</name>
391                <description>The internal 60 MHz oscillator is used for the system clock.</description>
392                <value>0</value>
393              </enumeratedValue>
394              <enumeratedValue>
395                <name>ITO</name>
396                <description>The internal 120 MHz PLL is used for the system clock.</description>
397                <value>1</value>
398              </enumeratedValue>
399              <enumeratedValue>
400                <name>ERFO</name>
401                <description>The external 32 MHz input is used for the system clock.</description>
402                <value>2</value>
403              </enumeratedValue>
404              <enumeratedValue>
405                <name>INRO</name>
406                <description>8 kHz LIRC is used for the system clock.</description>
407                <value>3</value>
408              </enumeratedValue>
409              <enumeratedValue>
410                <name>IPO</name>
411                <description>The internal 100 MHz oscillator is used for the system clock.</description>
412                <value>4</value>
413              </enumeratedValue>
414              <enumeratedValue>
415                <name>IBRO</name>
416                <description>The internal 7.3725 MHz oscillator is used for the system clock.</description>
417                <value>5</value>
418              </enumeratedValue>
419              <enumeratedValue>
420                <name>ERTCO</name>
421                <description>External 32 kHz input is used for the system clock.</description>
422                <value>6</value>
423              </enumeratedValue>
424              <enumeratedValue>
425                <name>EXTCLK</name>
426                <description>External clock input is used for the system clock.</description>
427                <value>7</value>
428              </enumeratedValue>
429            </enumeratedValues>
430          </field>
431          <field>
432            <name>SYSCLK_RDY</name>
433            <description>Clock Ready. This read only bit reflects whether the currently selected system clock source is running.</description>
434            <bitOffset>13</bitOffset>
435            <bitWidth>1</bitWidth>
436            <access>read-only</access>
437            <enumeratedValues>
438              <enumeratedValue>
439                <name>busy</name>
440                <description>Switchover to the new clock source (as selected by CLKSEL) has not yet occurred.</description>
441                <value>0</value>
442              </enumeratedValue>
443              <enumeratedValue>
444                <name>ready</name>
445                <description>System clock running from CLKSEL clock source.</description>
446                <value>1</value>
447              </enumeratedValue>
448            </enumeratedValues>
449          </field>
450          <field>
451            <name>ERFO_EN</name>
452            <description>32 MHz Crystal Oscillator Enable.</description>
453            <bitOffset>16</bitOffset>
454            <bitWidth>1</bitWidth>
455            <enumeratedValues>
456              <enumeratedValue>
457                <name>dis</name>
458                <description>Is Disabled.</description>
459                <value>0</value>
460              </enumeratedValue>
461              <enumeratedValue>
462                <name>en</name>
463                <description>Is Enabled.</description>
464                <value>1</value>
465              </enumeratedValue>
466            </enumeratedValues>
467          </field>
468          <field derivedFrom="ERFO_EN">
469            <name>ERTCO_EN</name>
470            <description>32 kHz Oscillator Enable.</description>
471            <bitOffset>17</bitOffset>
472            <bitWidth>1</bitWidth>
473          </field>
474          <field derivedFrom="ERFO_EN">
475            <name>ISO_EN</name>
476            <description>60 MHz Internal Oscillator Enable.</description>
477            <bitOffset>18</bitOffset>
478            <bitWidth>1</bitWidth>
479          </field>
480          <field derivedFrom="ERFO_EN">
481            <name>IPO_EN</name>
482            <description>100 MHz Clock Enable.</description>
483            <bitOffset>19</bitOffset>
484            <bitWidth>1</bitWidth>
485          </field>
486          <field derivedFrom="ERFO_EN">
487            <name>IBRO_EN</name>
488            <description>7.3725 MHz Clock Enable.</description>
489            <bitOffset>20</bitOffset>
490            <bitWidth>1</bitWidth>
491          </field>
492          <field>
493            <name>IBRO_VS</name>
494            <description>7.3725 MHz High Frequency Internal Reference Clock Voltage Select. This register bit is used to select the power supply to the IBRO.</description>
495            <bitOffset>21</bitOffset>
496            <bitWidth>1</bitWidth>
497            <enumeratedValues>
498              <enumeratedValue>
499                <name>Vcor</name>
500                <description>VCore Supply</description>
501                <value>0</value>
502              </enumeratedValue>
503              <enumeratedValue>
504                <name>1V</name>
505                <description>Dedicated 1V regulated supply.</description>
506                <value>1</value>
507              </enumeratedValue>
508            </enumeratedValues>
509          </field>
510          <field>
511            <name>ERFO_RDY</name>
512            <description>32 MHz Oscillator Ready</description>
513            <bitOffset>24</bitOffset>
514            <bitWidth>1</bitWidth>
515            <access>read-only</access>
516            <enumeratedValues>
517              <enumeratedValue>
518                <name>not</name>
519                <description>Is not Ready.</description>
520                <value>0</value>
521              </enumeratedValue>
522              <enumeratedValue>
523                <name>ready</name>
524                <description>Is Ready.</description>
525                <value>1</value>
526              </enumeratedValue>
527            </enumeratedValues>
528          </field>
529          <field derivedFrom="ERFO_RDY">
530            <name>ERTCO_RDY</name>
531            <description>32 kHz Crystal Oscillator Ready</description>
532            <bitOffset>25</bitOffset>
533            <bitWidth>1</bitWidth>
534          </field>
535          <field derivedFrom="ERFO_RDY">
536            <name>ISO_RDY</name>
537            <description>60 MHz Oscillator Ready.</description>
538            <bitOffset>26</bitOffset>
539            <bitWidth>1</bitWidth>
540          </field>
541          <field derivedFrom="ERFO_RDY">
542            <name>IPO_RDY</name>
543            <description>100 MHz Clock Ready.</description>
544            <bitOffset>27</bitOffset>
545            <bitWidth>1</bitWidth>
546          </field>
547          <field derivedFrom="ERFO_RDY">
548            <name>IBRO_RDY</name>
549            <description>7.3725 MHz HIRC Ready.</description>
550            <bitOffset>28</bitOffset>
551            <bitWidth>1</bitWidth>
552          </field>
553          <field derivedFrom="ERFO_RDY">
554            <name>INRO_RDY</name>
555            <description>8 kHz Low Frequency Reference Clock Ready.</description>
556            <bitOffset>29</bitOffset>
557            <bitWidth>1</bitWidth>
558          </field>
559        </fields>
560      </register>
561      <register>
562        <name>PM</name>
563        <description>Power Management.</description>
564        <addressOffset>0x0C</addressOffset>
565        <fields>
566          <field>
567            <name>MODE</name>
568            <description>Operating Mode. This two bit field selects the current operating mode for the device. Note that code execution only occurs during ACTIVE mode.</description>
569            <bitOffset>0</bitOffset>
570            <bitWidth>4</bitWidth>
571            <enumeratedValues>
572              <enumeratedValue>
573                <name>active</name>
574                <description>Active Mode.</description>
575                <value>0</value>
576              </enumeratedValue>
577              <enumeratedValue>
578                <name>sleep</name>
579                <description>Cortex-M4 Active, RISC-V Sleep Mode.</description>
580                <value>1</value>
581              </enumeratedValue>
582              <enumeratedValue>
583                <name>standby</name>
584                <description>Standby Mode.</description>
585                <value>2</value>
586              </enumeratedValue>
587              <enumeratedValue>
588                <name>backup</name>
589                <description>Backup Mode.</description>
590                <value>4</value>
591              </enumeratedValue>
592              <enumeratedValue>
593                <name>lpm</name>
594                <description>LPM or CM4 Deep Sleep Mode.</description>
595                <value>8</value>
596              </enumeratedValue>
597              <enumeratedValue>
598                <name>upm</name>
599                <description>UPM.</description>
600                <value>9</value>
601              </enumeratedValue>
602              <enumeratedValue>
603                <name>powerdown</name>
604                <description>Power Down Mode.</description>
605                <value>10</value>
606              </enumeratedValue>
607            </enumeratedValues>
608          </field>
609          <field>
610            <name>GPIO_WE</name>
611            <description>GPIO Wake Up Enable. This bit enables all GPIO pins as potential wakeup sources. Any GPIO configured for wakeup is capable of causing an exit from IDLE or STANDBY modes when this bit is set.</description>
612            <bitOffset>4</bitOffset>
613            <bitWidth>1</bitWidth>
614            <enumeratedValues>
615              <enumeratedValue>
616                <name>dis</name>
617                <description>Wake Up Disable.</description>
618                <value>0</value>
619              </enumeratedValue>
620              <enumeratedValue>
621                <name>en</name>
622                <description>Wake Up Enable.</description>
623                <value>1</value>
624              </enumeratedValue>
625            </enumeratedValues>
626          </field>
627          <field derivedFrom="GPIO_WE">
628            <name>RTC_WE</name>
629            <description>RTC Alarm Wake Up Enable. This bit enables RTC alarm as wakeup source. If enabled, the desired RTC alarm must be configured via the RTC control registers.</description>
630            <bitOffset>5</bitOffset>
631            <bitWidth>1</bitWidth>
632          </field>
633          <field derivedFrom="GPIO_WE">
634            <name>USB_WE</name>
635            <description>USB Wake Up Enable. This bit enables USB IRQ as wakeup source</description>
636            <bitOffset>6</bitOffset>
637            <bitWidth>1</bitWidth>
638          </field>
639          <field derivedFrom="GPIO_WE">
640            <name>WUT_WE</name>
641            <description>WUT Wake Up Enable. This bit enables the Wake-Up Timer as wakeup source. </description>
642            <bitOffset>7</bitOffset>
643            <bitWidth>1</bitWidth>
644          </field>
645          <field derivedFrom="GPIO_WE">
646            <name>AINCOMP_WE</name>
647            <description>AIN COMP Wake Up Enable. This bit enables AIN COMP as wakeup source. </description>
648            <bitOffset>9</bitOffset>
649            <bitWidth>1</bitWidth>
650          </field>
651          <field>
652            <name>ISO_PD</name>
653            <description>60 MHz power down. This bit selects the 60 MHz clock power state in DEEPSLEEP mode.</description>
654            <bitOffset>15</bitOffset>
655            <bitWidth>1</bitWidth>
656            <enumeratedValues>
657              <enumeratedValue>
658                <name>active</name>
659                <description>Mode is Active.</description>
660                <value>0</value>
661              </enumeratedValue>
662              <enumeratedValue>
663                <name>deepsleep</name>
664                <description>Powered down in DEEPSLEEP.</description>
665                <value>1</value>
666              </enumeratedValue>
667            </enumeratedValues>
668          </field>
669          <field derivedFrom="ISO_PD">
670            <name>IPO_PD</name>
671            <description>100 MHz power down. This bit selects 100 MHz clock power state in DEEPSLEEP mode. </description>
672            <bitOffset>16</bitOffset>
673            <bitWidth>1</bitWidth>
674          </field>
675          <field derivedFrom="ISO_PD">
676            <name>IBRO_PD</name>
677            <description>7.3725 MHz power down. This bit selects 7.3725 MHz clock power state in DEEPSLEEP mode. </description>
678            <bitOffset>17</bitOffset>
679            <bitWidth>1</bitWidth>
680          </field>
681          <field>
682            <name>ERFO_BP</name>
683            <description>ERFO Bypass.</description>
684            <bitOffset>20</bitOffset>
685            <bitWidth>1</bitWidth>
686          </field>
687        </fields>
688      </register>
689      <register>
690        <name>PCLKDIV</name>
691        <description>Peripheral Clock Divider.</description>
692        <addressOffset>0x18</addressOffset>
693        <resetValue>0x00000001</resetValue>
694        <fields>
695          <field>
696            <name>SDIOCLKDIV</name>
697            <bitOffset>7</bitOffset>
698            <bitWidth>1</bitWidth>
699            <enumeratedValues>
700              <enumeratedValue>
701                <name>IPO_DIV2</name>
702                <description>48 MHz</description>
703                <value>0</value>
704              </enumeratedValue>
705              <enumeratedValue>
706                <name>IPO_DIV4</name>
707                <description>24 MHz</description>
708                <value>1</value>
709              </enumeratedValue>
710            </enumeratedValues>
711          </field>
712          <field>
713            <name>ADCFRQ</name>
714            <description>ADC clock Frequency. These bits define the ADC clock frequency. fADC = fPCLK / (ADCFRQ)</description>
715            <bitOffset>10</bitOffset>
716            <bitWidth>4</bitWidth>
717          </field>
718          <field>
719            <name>CNNCLKDIV</name>
720            <description>CNN Clock Divider.</description>
721            <bitOffset>14</bitOffset>
722            <bitWidth>3</bitWidth>
723            <enumeratedValues>
724              <enumeratedValue>
725                <name>div2</name>
726                <value>0</value>
727              </enumeratedValue>
728              <enumeratedValue>
729                <name>div4</name>
730                <value>1</value>
731              </enumeratedValue>
732              <enumeratedValue>
733                <name>div8</name>
734                <value>2</value>
735              </enumeratedValue>
736              <enumeratedValue>
737                <name>div16</name>
738                <value>3</value>
739              </enumeratedValue>
740              <enumeratedValue>
741                <name>div1</name>
742                <value>4</value>
743              </enumeratedValue>
744            </enumeratedValues>
745          </field>
746          <field>
747            <name>CNNCLKSEL</name>
748            <description>CNN Clock Select.</description>
749            <bitOffset>17</bitOffset>
750            <bitWidth>2</bitWidth>
751            <enumeratedValues>
752              <enumeratedValue>
753                <name>PCLK</name>
754                <value>0</value>
755              </enumeratedValue>
756              <enumeratedValue>
757                <name>ISO</name>
758                <value>1</value>
759              </enumeratedValue>
760              <enumeratedValue>
761                <name>ITO</name>
762                <value>3</value>
763              </enumeratedValue>
764            </enumeratedValues>
765          </field>
766        </fields>
767      </register>
768      <register>
769        <name>PCLKDIS0</name>
770        <description>Peripheral Clock Disable.</description>
771        <addressOffset>0x24</addressOffset>
772        <fields>
773          <field>
774            <name>GPIO0</name>
775            <description>GPIO0 Clock Disable.</description>
776            <bitOffset>0</bitOffset>
777            <bitWidth>1</bitWidth>
778            <enumeratedValues>
779              <enumeratedValue>
780                <name>en</name>
781                <description>enable it.</description>
782                <value>0</value>
783              </enumeratedValue>
784              <enumeratedValue>
785                <name>dis</name>
786                <description>disable it.</description>
787                <value>1</value>
788              </enumeratedValue>
789            </enumeratedValues>
790          </field>
791          <field derivedFrom="GPIO0">
792            <name>GPIO1</name>
793            <description>GPIO1 Clock Disable.</description>
794            <bitOffset>1</bitOffset>
795            <bitWidth>1</bitWidth>
796          </field>
797          <field derivedFrom="GPIO0">
798            <name>GPIO2</name>
799            <description>GPIO2 Clock Disable.</description>
800            <bitOffset>2</bitOffset>
801            <bitWidth>1</bitWidth>
802          </field>
803          <field derivedFrom="GPIO0">
804            <name>USB</name>
805            <description>USB Clock Disable.</description>
806            <bitOffset>3</bitOffset>
807            <bitWidth>1</bitWidth>
808          </field>
809          <field derivedFrom="GPIO0">
810            <name>DMA</name>
811            <description>DMA Clock Disable.</description>
812            <bitOffset>5</bitOffset>
813            <bitWidth>1</bitWidth>
814          </field>
815          <field derivedFrom="GPIO0">
816            <name>SPI0</name>
817            <description>SPI 0 Clock Disable.</description>
818            <bitOffset>6</bitOffset>
819            <bitWidth>1</bitWidth>
820          </field>
821          <field derivedFrom="GPIO0">
822            <name>SPI1</name>
823            <description>SPI 1 Clock Disable.</description>
824            <bitOffset>7</bitOffset>
825            <bitWidth>1</bitWidth>
826          </field>
827          <field derivedFrom="GPIO0">
828            <name>SPI2</name>
829            <description>SPI 2 Clock Disable.</description>
830            <bitOffset>8</bitOffset>
831            <bitWidth>1</bitWidth>
832          </field>
833          <field derivedFrom="GPIO0">
834            <name>UART0</name>
835            <description>UART 0 Clock Disable.</description>
836            <bitOffset>9</bitOffset>
837            <bitWidth>1</bitWidth>
838          </field>
839          <field derivedFrom="GPIO0">
840            <name>UART1</name>
841            <description>UART 1 Clock Disable.</description>
842            <bitOffset>10</bitOffset>
843            <bitWidth>1</bitWidth>
844          </field>
845          <field derivedFrom="GPIO0">
846            <name>I2C0</name>
847            <description>I2C 0 Clock Disable.</description>
848            <bitOffset>13</bitOffset>
849            <bitWidth>1</bitWidth>
850          </field>
851          <field derivedFrom="GPIO0">
852            <name>CRYPTO</name>
853            <description>Crypto Clock Disable.</description>
854            <bitOffset>14</bitOffset>
855            <bitWidth>1</bitWidth>
856          </field>
857          <field derivedFrom="GPIO0">
858            <name>TMR0</name>
859            <description>Timer 0 Clock Disable.</description>
860            <bitOffset>15</bitOffset>
861            <bitWidth>1</bitWidth>
862          </field>
863          <field derivedFrom="GPIO0">
864            <name>TMR1</name>
865            <description>Timer 1 Clock Disable.</description>
866            <bitOffset>16</bitOffset>
867            <bitWidth>1</bitWidth>
868          </field>
869          <field derivedFrom="GPIO0">
870            <name>TMR2</name>
871            <description>Timer 2 Clock Disable.</description>
872            <bitOffset>17</bitOffset>
873            <bitWidth>1</bitWidth>
874          </field>
875          <field derivedFrom="GPIO0">
876            <name>TMR3</name>
877            <description>Timer 3 Clock Disable.</description>
878            <bitOffset>18</bitOffset>
879            <bitWidth>1</bitWidth>
880          </field>
881          <field derivedFrom="GPIO0">
882            <name>ADC</name>
883            <description>ADC Clock Disable.</description>
884            <bitOffset>23</bitOffset>
885            <bitWidth>1</bitWidth>
886          </field>
887          <field derivedFrom="GPIO0">
888            <name>I2C1</name>
889            <description>I2C 1 Clock Disable.</description>
890            <bitOffset>28</bitOffset>
891            <bitWidth>1</bitWidth>
892          </field>
893          <field derivedFrom="GPIO0">
894            <name>PT</name>
895            <description>Pluse Train Clock Disable.</description>
896            <bitOffset>29</bitOffset>
897            <bitWidth>1</bitWidth>
898          </field>
899          <field derivedFrom="GPIO0">
900            <name>SPIXIP</name>
901            <description>SPI XIP Clock Disable.</description>
902            <bitOffset>30</bitOffset>
903            <bitWidth>1</bitWidth>
904          </field>
905          <field derivedFrom="GPIO0">
906            <name>SPIXIPC</name>
907            <description>SPI XIPC Clock Disable.</description>
908            <bitOffset>31</bitOffset>
909            <bitWidth>1</bitWidth>
910          </field>
911        </fields>
912      </register>
913      <register>
914        <name>MEMCTRL</name>
915        <description>Memory Clock Control Register.</description>
916        <addressOffset>0x28</addressOffset>
917        <fields>
918          <field>
919            <name>FWS</name>
920            <description>Flash Wait State. These bits define the number of wait-state cycles per Flash data read access. Minimum wait state is 2.</description>
921            <bitOffset>0</bitOffset>
922            <bitWidth>3</bitWidth>
923          </field>
924          <field>
925            <name>HYPCLKDS</name>
926            <description>HYP Clock Drive Strength Control.</description>
927            <bitOffset>8</bitOffset>
928            <bitWidth>2</bitWidth>
929          </field>
930        </fields>
931      </register>
932      <register>
933        <name>MEMZ</name>
934        <description>Memory Zeroize Control.</description>
935        <addressOffset>0x2C</addressOffset>
936        <fields>
937          <field>
938            <name>RAM0</name>
939            <description>System RAM Block 0 Zeroization.</description>
940            <bitOffset>0</bitOffset>
941            <bitWidth>1</bitWidth>
942            <enumeratedValues>
943              <enumeratedValue>
944                <name>nop</name>
945                <description>No operation/complete.</description>
946                <value>0</value>
947              </enumeratedValue>
948              <enumeratedValue>
949                <name>start</name>
950                <description>Start operation.</description>
951                <value>1</value>
952              </enumeratedValue>
953            </enumeratedValues>
954          </field>
955          <field derivedFrom="RAM0">
956            <name>RAM1</name>
957            <description>System RAM Block 1 Zeroization.</description>
958            <bitOffset>1</bitOffset>
959            <bitWidth>1</bitWidth>
960          </field>
961          <field derivedFrom="RAM0">
962            <name>RAM2</name>
963            <description>System RAM Block 2 Zeroization.</description>
964            <bitOffset>2</bitOffset>
965            <bitWidth>1</bitWidth>
966          </field>
967          <field derivedFrom="RAM0">
968            <name>RAM3</name>
969            <description>System RAM Block 3 Zeroization.</description>
970            <bitOffset>3</bitOffset>
971            <bitWidth>1</bitWidth>
972          </field>
973          <field derivedFrom="RAM0">
974            <name>RAM4</name>
975            <description>System RAM Block 4 Zeroization.</description>
976            <bitOffset>4</bitOffset>
977            <bitWidth>1</bitWidth>
978          </field>
979          <field derivedFrom="RAM0">
980            <name>RAM5</name>
981            <description>System RAM Block 5 Zeroization.</description>
982            <bitOffset>5</bitOffset>
983            <bitWidth>1</bitWidth>
984          </field>
985          <field derivedFrom="RAM0">
986            <name>RAM6</name>
987            <description>System RAM Block 6 Zeroization.</description>
988            <bitOffset>6</bitOffset>
989            <bitWidth>1</bitWidth>
990          </field>
991          <field derivedFrom="RAM0">
992            <name>RAM7</name>
993            <description>System RAM Block 7 Zeroization.</description>
994            <bitOffset>7</bitOffset>
995            <bitWidth>1</bitWidth>
996          </field>
997          <field derivedFrom="RAM0">
998            <name>RAM8</name>
999            <description>System RAM Block 8 Zeroization.</description>
1000            <bitOffset>8</bitOffset>
1001            <bitWidth>1</bitWidth>
1002          </field>
1003          <field derivedFrom="RAM0">
1004            <name>ICC0</name>
1005            <description>Instruction Cache 0 Zeroization.</description>
1006            <bitOffset>9</bitOffset>
1007            <bitWidth>1</bitWidth>
1008          </field>
1009          <field derivedFrom="RAM0">
1010            <name>ICC1</name>
1011            <description>Instruction Cache 1 Zeroization.</description>
1012            <bitOffset>10</bitOffset>
1013            <bitWidth>1</bitWidth>
1014          </field>
1015          <field derivedFrom="RAM0">
1016            <name>ICCXIP</name>
1017            <description>ICC-XIP Zeroization.</description>
1018            <bitOffset>11</bitOffset>
1019            <bitWidth>1</bitWidth>
1020          </field>
1021          <field derivedFrom="RAM0">
1022            <name>USBFIFO</name>
1023            <description>USB FIFO Zeroization.</description>
1024            <bitOffset>12</bitOffset>
1025            <bitWidth>1</bitWidth>
1026          </field>
1027          <field derivedFrom="RAM0">
1028            <name>MAARAM</name>
1029            <description>MAA RAM Zeroization.</description>
1030            <bitOffset>13</bitOffset>
1031            <bitWidth>1</bitWidth>
1032          </field>
1033          <field derivedFrom="RAM0">
1034            <name>DCACHE_DATA</name>
1035            <description>Data-Cache Controller Data Zeroization.</description>
1036            <bitOffset>14</bitOffset>
1037            <bitWidth>1</bitWidth>
1038          </field>
1039          <field derivedFrom="RAM0">
1040            <name>DCACHE_TAG</name>
1041            <description>Data-Cache Controller Tag Zeroization.</description>
1042            <bitOffset>15</bitOffset>
1043            <bitWidth>1</bitWidth>
1044          </field>
1045        </fields>
1046      </register>
1047      <register>
1048        <name>SYSST</name>
1049        <description>System Status Register.</description>
1050        <addressOffset>0x40</addressOffset>
1051        <fields>
1052          <field>
1053            <name>ICELOCK</name>
1054            <description>ARM ICE Lock Status.</description>
1055            <bitOffset>0</bitOffset>
1056            <bitWidth>1</bitWidth>
1057            <enumeratedValues>
1058              <enumeratedValue>
1059                <name>unlocked</name>
1060                <description>ICE is unlocked.</description>
1061                <value>0</value>
1062              </enumeratedValue>
1063              <enumeratedValue>
1064                <name>locked</name>
1065                <description>ICE is locked.</description>
1066                <value>1</value>
1067              </enumeratedValue>
1068            </enumeratedValues>
1069          </field>
1070          <field>
1071            <name>CODEINTERR</name>
1072            <description>Code Interrupt Error Status.</description>
1073            <bitOffset>1</bitOffset>
1074            <bitWidth>1</bitWidth>
1075          </field>
1076          <field>
1077            <name>DATAINTERR</name>
1078            <description>Data Interrupt Error Lock Status.</description>
1079            <bitOffset>2</bitOffset>
1080            <bitWidth>1</bitWidth>
1081          </field>
1082        </fields>
1083      </register>
1084      <register>
1085        <name>RST1</name>
1086        <description>Reset 1.</description>
1087        <addressOffset>0x44</addressOffset>
1088        <fields>
1089          <field>
1090            <name>I2C1</name>
1091            <description>I2C1 Reset.</description>
1092            <bitOffset>0</bitOffset>
1093            <bitWidth>1</bitWidth>
1094            <enumeratedValues>
1095              <name>reset_read</name>
1096              <usage>read</usage>
1097              <enumeratedValue>
1098                <name>reset_done</name>
1099                <description>Reset complete.</description>
1100                <value>0</value>
1101              </enumeratedValue>
1102              <enumeratedValue>
1103                <name>busy</name>
1104                <description>Starts reset or indicates reset in progress.</description>
1105                <value>1</value>
1106              </enumeratedValue>
1107            </enumeratedValues>
1108          </field>
1109          <field derivedFrom="I2C1">
1110            <name>PT</name>
1111            <description>PT Reset.</description>
1112            <bitOffset>1</bitOffset>
1113            <bitWidth>1</bitWidth>
1114          </field>
1115          <field derivedFrom="I2C1">
1116            <name>SPIXIP</name>
1117            <description>SPI XIPF Reset.</description>
1118            <bitOffset>3</bitOffset>
1119            <bitWidth>1</bitWidth>
1120          </field>
1121          <field derivedFrom="I2C1">
1122            <name>SPIXIPM</name>
1123            <description>SPI XIP Master Reset.</description>
1124            <bitOffset>4</bitOffset>
1125            <bitWidth>1</bitWidth>
1126          </field>
1127          <field derivedFrom="I2C1">
1128            <name>OWM</name>
1129            <description>OWM Reset.</description>
1130            <bitOffset>7</bitOffset>
1131            <bitWidth>1</bitWidth>
1132          </field>
1133          <field derivedFrom="I2C1">
1134            <name>SPI3</name>
1135            <description>SPI3 Reset.</description>
1136            <bitOffset>11</bitOffset>
1137            <bitWidth>1</bitWidth>
1138          </field>
1139          <field derivedFrom="I2C1">
1140            <name>SPI4</name>
1141            <description>SPI4 Reset.</description>
1142            <bitOffset>13</bitOffset>
1143            <bitWidth>1</bitWidth>
1144          </field>
1145          <field derivedFrom="I2C1">
1146            <name>SMPHR</name>
1147            <description>SMPHR Reset.</description>
1148            <bitOffset>16</bitOffset>
1149            <bitWidth>1</bitWidth>
1150          </field>
1151          <field derivedFrom="I2C1">
1152            <name>BTLE</name>
1153            <description>BTLE Reset.</description>
1154            <bitOffset>18</bitOffset>
1155            <bitWidth>1</bitWidth>
1156          </field>
1157          <field derivedFrom="I2C1">
1158            <name>I2S</name>
1159            <description>I2S Reset.</description>
1160            <bitOffset>19</bitOffset>
1161            <bitWidth>1</bitWidth>
1162          </field>
1163          <field derivedFrom="I2C1">
1164            <name>I2C2</name>
1165            <description>I2C2 Reset.</description>
1166            <bitOffset>20</bitOffset>
1167            <bitWidth>1</bitWidth>
1168          </field>
1169          <field derivedFrom="I2C1">
1170            <name>PUF</name>
1171            <description>PUF Reset.</description>
1172            <bitOffset>28</bitOffset>
1173            <bitWidth>1</bitWidth>
1174          </field>
1175          <field derivedFrom="I2C1">
1176            <name>CPU1</name>
1177            <description>CPU1 Reset.</description>
1178            <bitOffset>31</bitOffset>
1179            <bitWidth>1</bitWidth>
1180          </field>
1181        </fields>
1182      </register>
1183      <register>
1184        <name>PCLKDIS1</name>
1185        <description>Peripheral Clock Disable.</description>
1186        <addressOffset>0x48</addressOffset>
1187        <fields>
1188          <field>
1189            <name>BTLE</name>
1190            <description>BTLE Clock Disable.</description>
1191            <bitOffset>0</bitOffset>
1192            <bitWidth>1</bitWidth>
1193            <enumeratedValues>
1194              <enumeratedValue>
1195                <name>en</name>
1196                <description>Clock enabled to the peripheral.</description>
1197                <value>0</value>
1198              </enumeratedValue>
1199              <enumeratedValue>
1200                <name>dis</name>
1201                <description>Clock disabled to the peripheral.</description>
1202                <value>1</value>
1203              </enumeratedValue>
1204            </enumeratedValues>
1205          </field>
1206          <field derivedFrom="BTLE">
1207            <name>UART2</name>
1208            <description>UART2 Clock Disable.</description>
1209            <bitOffset>1</bitOffset>
1210            <bitWidth>1</bitWidth>
1211          </field>
1212          <field derivedFrom="BTLE">
1213            <name>TRNG</name>
1214            <description>TRNG Clock Disable.</description>
1215            <bitOffset>2</bitOffset>
1216            <bitWidth>1</bitWidth>
1217          </field>
1218          <field derivedFrom="BTLE">
1219            <name>PUF</name>
1220            <description>PUF Clock Disable.</description>
1221            <bitOffset>3</bitOffset>
1222            <bitWidth>1</bitWidth>
1223          </field>
1224          <field derivedFrom="BTLE">
1225            <name>HPB</name>
1226            <description>HyperBus/Xccela Clock Disable.</description>
1227            <bitOffset>4</bitOffset>
1228            <bitWidth>1</bitWidth>
1229          </field>
1230          <field derivedFrom="BTLE">
1231            <name>SYSCACHE</name>
1232            <description>System Cache Clock Disable.</description>
1233            <bitOffset>7</bitOffset>
1234            <bitWidth>1</bitWidth>
1235          </field>
1236          <field derivedFrom="BTLE">
1237            <name>SMPHR</name>
1238            <description>SMPHR Clock Disable.</description>
1239            <bitOffset>9</bitOffset>
1240            <bitWidth>1</bitWidth>
1241          </field>
1242          <field derivedFrom="BTLE">
1243            <name>CAN0</name>
1244            <description>CAN0 Clock Disable.</description>
1245            <bitOffset>11</bitOffset>
1246            <bitWidth>1</bitWidth>
1247          </field>
1248          <field derivedFrom="BTLE">
1249            <name>OWM</name>
1250            <description>One-Wire Clock Disable.</description>
1251            <bitOffset>13</bitOffset>
1252            <bitWidth>1</bitWidth>
1253          </field>
1254          <field derivedFrom="BTLE">
1255            <name>SPI3</name>
1256            <description>SPI3 Clock Disable.</description>
1257            <bitOffset>16</bitOffset>
1258            <bitWidth>1</bitWidth>
1259          </field>
1260          <field derivedFrom="BTLE">
1261            <name>SPI4</name>
1262            <description>SPI4 Clock Disable.</description>
1263            <bitOffset>17</bitOffset>
1264            <bitWidth>1</bitWidth>
1265          </field>
1266          <field derivedFrom="BTLE">
1267            <name>CAN1</name>
1268            <description>CAN1 Clock Disable.</description>
1269            <bitOffset>19</bitOffset>
1270            <bitWidth>1</bitWidth>
1271          </field>
1272          <field derivedFrom="BTLE">
1273            <name>SPIXR</name>
1274            <description>SPIXR Clock Disable.</description>
1275            <bitOffset>20</bitOffset>
1276            <bitWidth>1</bitWidth>
1277          </field>
1278          <field derivedFrom="BTLE">
1279            <name>I2S</name>
1280            <description>I2S Clock Disable.</description>
1281            <bitOffset>23</bitOffset>
1282            <bitWidth>1</bitWidth>
1283          </field>
1284          <field derivedFrom="BTLE">
1285            <name>I2C2</name>
1286            <description>I2C2 Clock Disable.</description>
1287            <bitOffset>24</bitOffset>
1288            <bitWidth>1</bitWidth>
1289          </field>
1290          <field derivedFrom="BTLE">
1291            <name>WDT0</name>
1292            <description>Watch Dog Timer 0 Clock Disable.</description>
1293            <bitOffset>27</bitOffset>
1294            <bitWidth>1</bitWidth>
1295          </field>
1296          <field derivedFrom="BTLE">
1297            <name>CPU1</name>
1298            <description>CPU1 Clock Disable.</description>
1299            <bitOffset>31</bitOffset>
1300            <bitWidth>1</bitWidth>
1301          </field>
1302        </fields>
1303      </register>
1304      <register>
1305        <name>EVENTEN</name>
1306        <description>Event Enable Register.</description>
1307        <addressOffset>0x4C</addressOffset>
1308        <fields>
1309          <field>
1310            <name>DMA</name>
1311            <description>Enable DMA event. When this bit is set, a DMA event will cause an RXEV event to wake the CPU from WFE sleep mode.</description>
1312            <bitOffset>0</bitOffset>
1313            <bitWidth>1</bitWidth>
1314          </field>
1315          <field>
1316            <name>RX</name>
1317            <description>Enable RXEV pin event. When this bit is set, RXEV event from the CPU is output to GPIO1.9.</description>
1318            <bitOffset>1</bitOffset>
1319            <bitWidth>1</bitWidth>
1320          </field>
1321          <field>
1322            <name>TX</name>
1323            <description>Enable TXEV pin event. When this bit is set, TXEV event from the CPU is output to GPIO1.9.</description>
1324            <bitOffset>2</bitOffset>
1325            <bitWidth>1</bitWidth>
1326          </field>
1327        </fields>
1328      </register>
1329      <register>
1330        <name>REVISION</name>
1331        <description>Revision Register.</description>
1332        <addressOffset>0x50</addressOffset>
1333        <access>read-only</access>
1334        <fields>
1335          <field>
1336            <name>REVISION</name>
1337            <description>Manufacturer Chip Revision.</description>
1338            <bitOffset>0</bitOffset>
1339            <bitWidth>16</bitWidth>
1340          </field>
1341        </fields>
1342      </register>
1343      <register>
1344        <name>SYSIE</name>
1345        <description>System Status Interrupt Enable Register.</description>
1346        <addressOffset>0x54</addressOffset>
1347        <fields>
1348          <field>
1349            <name>ICEUNLOCK</name>
1350            <description>ARM ICE Unlock Interrupt Enable.</description>
1351            <bitOffset>0</bitOffset>
1352            <bitWidth>1</bitWidth>
1353            <enumeratedValues>
1354              <enumeratedValue>
1355                <name>dis</name>
1356                <description>disabled.</description>
1357                <value>0</value>
1358              </enumeratedValue>
1359              <enumeratedValue>
1360                <name>en</name>
1361                <description>enabled.</description>
1362                <value>1</value>
1363              </enumeratedValue>
1364            </enumeratedValues>
1365          </field>
1366        </fields>
1367      </register>
1368      <register>
1369        <name>ECCERR</name>
1370        <description>ECC Error Register</description>
1371        <addressOffset>0x64</addressOffset>
1372        <fields>
1373          <field>
1374            <name>RAM0</name>
1375            <description>ECC System RAM0 Error Flag. Write 1 to clear.</description>
1376            <bitOffset>0</bitOffset>
1377            <bitWidth>1</bitWidth>
1378          </field>
1379          <field>
1380            <name>RAM1</name>
1381            <description>ECC System RAM1 Error Flag. Write 1 to clear.</description>
1382            <bitOffset>1</bitOffset>
1383            <bitWidth>1</bitWidth>
1384          </field>
1385          <field>
1386            <name>RAM2</name>
1387            <description>ECC System RAM2 Error Flag. Write 1 to clear.</description>
1388            <bitOffset>2</bitOffset>
1389            <bitWidth>1</bitWidth>
1390          </field>
1391          <field>
1392            <name>RAM3</name>
1393            <description>ECC System RAM3 Error Flag. Write 1 to clear.</description>
1394            <bitOffset>3</bitOffset>
1395            <bitWidth>1</bitWidth>
1396          </field>
1397          <field>
1398            <name>RAM4</name>
1399            <description>ECC System RAM4 Error Flag. Write 1 to clear.</description>
1400            <bitOffset>4</bitOffset>
1401            <bitWidth>1</bitWidth>
1402          </field>
1403          <field>
1404            <name>RAM5</name>
1405            <description>ECC System RAM5 Error Flag. Write 1 to clear.</description>
1406            <bitOffset>5</bitOffset>
1407            <bitWidth>1</bitWidth>
1408          </field>
1409          <field>
1410            <name>RAM6</name>
1411            <description>ECC System RAM6 Error Flag. Write 1 to clear.</description>
1412            <bitOffset>6</bitOffset>
1413            <bitWidth>1</bitWidth>
1414          </field>
1415          <field>
1416            <name>ICACHE0</name>
1417            <description>ECC System ICACHE0 Error Flag. Write 1 to clear.</description>
1418            <bitOffset>8</bitOffset>
1419            <bitWidth>1</bitWidth>
1420          </field>
1421          <field>
1422            <name>ICACHEXIP</name>
1423            <description>ECC System ICACHEXIP Error Flag. Write 1 to clear.</description>
1424            <bitOffset>10</bitOffset>
1425            <bitWidth>1</bitWidth>
1426          </field>
1427        </fields>
1428      </register>
1429      <register>
1430        <name>ECCCED</name>
1431        <description>ECC Not Double Error Detect Register</description>
1432        <addressOffset>0x68</addressOffset>
1433        <fields>
1434          <field>
1435            <name>RAM0</name>
1436            <description>ECC System RAM0 Error Flag. Write 1 to clear.</description>
1437            <bitOffset>0</bitOffset>
1438            <bitWidth>1</bitWidth>
1439          </field>
1440          <field>
1441            <name>RAM1</name>
1442            <description>ECC System RAM1 Error Flag. Write 1 to clear.</description>
1443            <bitOffset>1</bitOffset>
1444            <bitWidth>1</bitWidth>
1445          </field>
1446          <field>
1447            <name>RAM2</name>
1448            <description>ECC System RAM2 Error Flag. Write 1 to clear.</description>
1449            <bitOffset>2</bitOffset>
1450            <bitWidth>1</bitWidth>
1451          </field>
1452          <field>
1453            <name>RAM3</name>
1454            <description>ECC System RAM3 Error Flag. Write 1 to clear.</description>
1455            <bitOffset>3</bitOffset>
1456            <bitWidth>1</bitWidth>
1457          </field>
1458          <field>
1459            <name>RAM4</name>
1460            <description>ECC System RAM4 Error Flag. Write 1 to clear.</description>
1461            <bitOffset>4</bitOffset>
1462            <bitWidth>1</bitWidth>
1463          </field>
1464          <field>
1465            <name>RAM5</name>
1466            <description>ECC System RAM5 Error Flag. Write 1 to clear.</description>
1467            <bitOffset>5</bitOffset>
1468            <bitWidth>1</bitWidth>
1469          </field>
1470          <field>
1471            <name>RAM6</name>
1472            <description>ECC System RAM6 Error Flag. Write 1 to clear.</description>
1473            <bitOffset>6</bitOffset>
1474            <bitWidth>1</bitWidth>
1475          </field>
1476          <field>
1477            <name>ICACHE0</name>
1478            <description>ECC System ICACHE0 Error Flag. Write 1 to clear.</description>
1479            <bitOffset>8</bitOffset>
1480            <bitWidth>1</bitWidth>
1481          </field>
1482          <field>
1483            <name>ICACHEXIP</name>
1484            <description>ECC System ICACHEXIP Error Flag. Write 1 to clear.</description>
1485            <bitOffset>10</bitOffset>
1486            <bitWidth>1</bitWidth>
1487          </field>
1488        </fields>
1489      </register>
1490      <register>
1491        <name>ECCIE</name>
1492        <description>ECC IRQ Enable Register</description>
1493        <addressOffset>0x6C</addressOffset>
1494        <fields>
1495          <field>
1496            <name>RAM0</name>
1497            <description>ECC System RAM0 Error Flag. Write 1 to clear.</description>
1498            <bitOffset>0</bitOffset>
1499            <bitWidth>1</bitWidth>
1500          </field>
1501          <field>
1502            <name>RAM1</name>
1503            <description>ECC System RAM1 Error Flag. Write 1 to clear.</description>
1504            <bitOffset>1</bitOffset>
1505            <bitWidth>1</bitWidth>
1506          </field>
1507          <field>
1508            <name>RAM2</name>
1509            <description>ECC System RAM2 Error Flag. Write 1 to clear.</description>
1510            <bitOffset>2</bitOffset>
1511            <bitWidth>1</bitWidth>
1512          </field>
1513          <field>
1514            <name>RAM3</name>
1515            <description>ECC System RAM3 Error Flag. Write 1 to clear.</description>
1516            <bitOffset>3</bitOffset>
1517            <bitWidth>1</bitWidth>
1518          </field>
1519          <field>
1520            <name>RAM4</name>
1521            <description>ECC System RAM4 Error Flag. Write 1 to clear.</description>
1522            <bitOffset>4</bitOffset>
1523            <bitWidth>1</bitWidth>
1524          </field>
1525          <field>
1526            <name>RAM5</name>
1527            <description>ECC System RAM5 Error Flag. Write 1 to clear.</description>
1528            <bitOffset>5</bitOffset>
1529            <bitWidth>1</bitWidth>
1530          </field>
1531          <field>
1532            <name>RAM6</name>
1533            <description>ECC System RAM6 Error Flag. Write 1 to clear.</description>
1534            <bitOffset>6</bitOffset>
1535            <bitWidth>1</bitWidth>
1536          </field>
1537          <field>
1538            <name>ICACHE0</name>
1539            <description>ECC System ICACHE0 Error Flag. Write 1 to clear.</description>
1540            <bitOffset>8</bitOffset>
1541            <bitWidth>1</bitWidth>
1542          </field>
1543          <field>
1544            <name>ICACHEXIP</name>
1545            <description>ECC System ICACHEXIP Error Flag. Write 1 to clear.</description>
1546            <bitOffset>10</bitOffset>
1547            <bitWidth>1</bitWidth>
1548          </field>
1549        </fields>
1550      </register>
1551      <register>
1552        <name>ECCADDR</name>
1553        <description>ECC Error Address Register</description>
1554        <addressOffset>0x70</addressOffset>
1555        <fields>
1556          <field>
1557            <name>DADDR</name>
1558            <description>Data Address.</description>
1559            <bitOffset>0</bitOffset>
1560            <bitWidth>14</bitWidth>
1561          </field>
1562          <field>
1563            <name>DB</name>
1564            <description>Data Error Bank.</description>
1565            <bitOffset>14</bitOffset>
1566            <bitWidth>1</bitWidth>
1567          </field>
1568          <field>
1569            <name>DE</name>
1570            <description>DE Error.</description>
1571            <bitOffset>15</bitOffset>
1572            <bitWidth>1</bitWidth>
1573          </field>
1574          <field>
1575            <name>TADDR</name>
1576            <description>Tag Address.</description>
1577            <bitOffset>16</bitOffset>
1578            <bitWidth>14</bitWidth>
1579          </field>
1580          <field>
1581            <name>TB</name>
1582            <description>Tag Error Bank.</description>
1583            <bitOffset>30</bitOffset>
1584            <bitWidth>1</bitWidth>
1585          </field>
1586          <field>
1587            <name>TE</name>
1588            <description>Tag Error.</description>
1589            <bitOffset>31</bitOffset>
1590            <bitWidth>1</bitWidth>
1591          </field>
1592        </fields>
1593      </register>
1594      <register>
1595        <name>BTLELDOCTRL</name>
1596        <description>BTLE LDO Control Register</description>
1597        <addressOffset>0x74</addressOffset>
1598        <fields>
1599          <field>
1600            <name>LDOTXEN</name>
1601            <description>LDOTX Enable.</description>
1602            <bitOffset>0</bitOffset>
1603            <bitWidth>1</bitWidth>
1604          </field>
1605          <field>
1606            <name>LDOTXPULLD</name>
1607            <description>LDOTX Pull Down.</description>
1608            <bitOffset>1</bitOffset>
1609            <bitWidth>1</bitWidth>
1610          </field>
1611          <field>
1612            <name>LDOTXVSEL</name>
1613            <description>LDOTX Voltage Setting.</description>
1614            <bitOffset>2</bitOffset>
1615            <bitWidth>2</bitWidth>
1616          </field>
1617          <field>
1618            <name>LDORXEN</name>
1619            <description>LDORX Enable.</description>
1620            <bitOffset>4</bitOffset>
1621            <bitWidth>1</bitWidth>
1622          </field>
1623          <field>
1624            <name>LDORXPULLD</name>
1625            <description>LDOrX Pull Down.</description>
1626            <bitOffset>5</bitOffset>
1627            <bitWidth>1</bitWidth>
1628          </field>
1629          <field>
1630            <name>LDORXVSEL</name>
1631            <description>LDORX Voltage Setting.</description>
1632            <bitOffset>6</bitOffset>
1633            <bitWidth>2</bitWidth>
1634          </field>
1635          <field>
1636            <name>LDORXBYP</name>
1637            <description>LDORX Bypass Enable.</description>
1638            <bitOffset>8</bitOffset>
1639            <bitWidth>1</bitWidth>
1640          </field>
1641          <field>
1642            <name>LDORXDISCH</name>
1643            <description>LDORX Discharge.</description>
1644            <bitOffset>9</bitOffset>
1645            <bitWidth>1</bitWidth>
1646          </field>
1647          <field>
1648            <name>LDOTXBYP</name>
1649            <description>LDOTX Bypass Enable.</description>
1650            <bitOffset>10</bitOffset>
1651            <bitWidth>1</bitWidth>
1652          </field>
1653          <field>
1654            <name>LDOTXDISCH</name>
1655            <description>LDOTX Discharge.</description>
1656            <bitOffset>11</bitOffset>
1657            <bitWidth>1</bitWidth>
1658          </field>
1659          <field>
1660            <name>LDOTXENDLY</name>
1661            <description>LDOTX Enable Delay.</description>
1662            <bitOffset>12</bitOffset>
1663            <bitWidth>1</bitWidth>
1664          </field>
1665          <field>
1666            <name>LDORXENDLY</name>
1667            <description>LDORX Enable Delay.</description>
1668            <bitOffset>13</bitOffset>
1669            <bitWidth>1</bitWidth>
1670          </field>
1671          <field>
1672            <name>LDORXBYPENENDLY</name>
1673            <description>LDORX Bypass Enable Delay.</description>
1674            <bitOffset>14</bitOffset>
1675            <bitWidth>1</bitWidth>
1676          </field>
1677          <field>
1678            <name>LDOTXBYPENENDLY</name>
1679            <description>LDOTX Bypass Enable Delay.</description>
1680            <bitOffset>15</bitOffset>
1681            <bitWidth>1</bitWidth>
1682          </field>
1683        </fields>
1684      </register>
1685      <register>
1686        <name>BTLELDODLY</name>
1687        <description>BTLE LDO Delay Register</description>
1688        <addressOffset>0x78</addressOffset>
1689        <fields>
1690          <field>
1691            <name>BYPDLYCNT</name>
1692            <description>Bypass Delay Count.</description>
1693            <bitOffset>0</bitOffset>
1694            <bitWidth>8</bitWidth>
1695          </field>
1696          <field>
1697            <name>LDOTXDLYCNT</name>
1698            <description>LDOTX Delay Count.</description>
1699            <bitOffset>8</bitOffset>
1700            <bitWidth>9</bitWidth>
1701          </field>
1702          <field>
1703            <name>LDORXDLYCNT</name>
1704            <description>LDORX Delay Count.</description>
1705            <bitOffset>20</bitOffset>
1706            <bitWidth>9</bitWidth>
1707          </field>
1708        </fields>
1709      </register>
1710      <register>
1711        <name>GPR0</name>
1712        <description>General Purpose Register 0</description>
1713        <addressOffset>0x80</addressOffset>
1714      </register>
1715    </registers>
1716  </peripheral>
1717</device>