1 /******************************************************************************
2 *
3 * Copyright (C) 2022-2023 Maxim Integrated Products, Inc. (now owned by
4 * Analog Devices, Inc.),
5 * Copyright (C) 2023-2024 Analog Devices, Inc.
6 *
7 * Licensed under the Apache License, Version 2.0 (the "License");
8 * you may not use this file except in compliance with the License.
9 * You may obtain a copy of the License at
10 *
11 * http://www.apache.org/licenses/LICENSE-2.0
12 *
13 * Unless required by applicable law or agreed to in writing, software
14 * distributed under the License is distributed on an "AS IS" BASIS,
15 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
16 * See the License for the specific language governing permissions and
17 * limitations under the License.
18 *
19 ******************************************************************************/
20
21 /* **** Includes **** */
22 #include <stddef.h>
23 #include "mxc_sys.h"
24 #include "mxc_errors.h"
25 #include "mxc_device.h"
26 #include "mxc_assert.h"
27 #include "gpio.h"
28 #include "gpio_reva.h"
29 #include "gpio_common.h"
30
31 /* **** Functions **** */
32
MXC_GPIO_Init(uint32_t portmask)33 int MXC_GPIO_Init(uint32_t portmask)
34 {
35 int retval = MXC_GPIO_Common_Init(portmask);
36
37 if (portmask & MXC_GPIO_PORT_0) {
38 MXC_SYS_ClockEnable(MXC_SYS_PERIPH_CLOCK_GPIO0);
39 }
40
41 if (portmask & MXC_GPIO_PORT_1) {
42 MXC_SYS_ClockEnable(MXC_SYS_PERIPH_CLOCK_GPIO1);
43 }
44
45 return MXC_GPIO_Common_Init(portmask) + retval;
46 }
47
MXC_GPIO_Shutdown(uint32_t portmask)48 int MXC_GPIO_Shutdown(uint32_t portmask)
49 {
50 if (portmask & MXC_GPIO_PORT_0) {
51 MXC_SYS_ClockDisable(MXC_SYS_PERIPH_CLOCK_GPIO0);
52 }
53
54 if (portmask & MXC_GPIO_PORT_1) {
55 MXC_SYS_ClockDisable(MXC_SYS_PERIPH_CLOCK_GPIO1);
56 }
57
58 return E_NO_ERROR;
59 }
60
MXC_GPIO_Reset(uint32_t portmask)61 int MXC_GPIO_Reset(uint32_t portmask)
62 {
63 if (portmask & MXC_GPIO_PORT_0) {
64 MXC_SYS_Reset_Periph(MXC_SYS_RESET0_GPIO0);
65 }
66
67 if (portmask & MXC_GPIO_PORT_1) {
68 MXC_SYS_Reset_Periph(MXC_SYS_RESET0_GPIO1);
69 }
70
71 return E_NO_ERROR;
72 }
73
MXC_GPIO_Config(const mxc_gpio_cfg_t * cfg)74 int MXC_GPIO_Config(const mxc_gpio_cfg_t *cfg)
75 {
76 int error;
77 mxc_gpio_regs_t *gpio = cfg->port;
78
79 // Configure the vssel
80 error = MXC_GPIO_SetVSSEL(gpio, cfg->vssel, cfg->mask);
81 if (error != E_NO_ERROR) {
82 return error;
83 }
84
85 // Configure alternate function
86 error = MXC_GPIO_RevA_SetAF((mxc_gpio_reva_regs_t *)gpio, cfg->func, cfg->mask);
87
88 if (error != E_NO_ERROR) {
89 return error;
90 }
91
92 // Configure the pad
93 switch (cfg->pad) {
94 case MXC_GPIO_PAD_NONE:
95 gpio->padctrl0 &= ~cfg->mask;
96 gpio->padctrl1 &= ~cfg->mask;
97 break;
98
99 case MXC_GPIO_PAD_WEAK_PULL_UP:
100 gpio->padctrl0 |= cfg->mask;
101 gpio->padctrl1 &= ~cfg->mask;
102 gpio->pssel &= ~cfg->mask;
103 break;
104
105 case MXC_GPIO_PAD_PULL_UP:
106 gpio->padctrl0 |= cfg->mask;
107 gpio->padctrl1 &= ~cfg->mask;
108 gpio->pssel |= cfg->mask;
109 break;
110
111 case MXC_GPIO_PAD_WEAK_PULL_DOWN:
112 gpio->padctrl0 &= ~cfg->mask;
113 gpio->padctrl1 |= cfg->mask;
114 gpio->pssel &= ~cfg->mask;
115 break;
116
117 case MXC_GPIO_PAD_PULL_DOWN:
118 gpio->padctrl0 &= ~cfg->mask;
119 gpio->padctrl1 |= cfg->mask;
120 gpio->pssel |= cfg->mask;
121 break;
122
123 default:
124 return E_BAD_PARAM;
125 }
126
127 // Configure the drive strength
128 if (cfg->func == MXC_GPIO_FUNC_IN) {
129 return E_NO_ERROR;
130 } else {
131 return MXC_GPIO_SetDriveStrength(gpio, cfg->drvstr, cfg->mask);
132 }
133 }
134
MXC_GPIO_InGet(mxc_gpio_regs_t * port,uint32_t mask)135 uint32_t MXC_GPIO_InGet(mxc_gpio_regs_t *port, uint32_t mask)
136 {
137 return MXC_GPIO_RevA_InGet((mxc_gpio_reva_regs_t *)port, mask);
138 }
139
MXC_GPIO_OutSet(mxc_gpio_regs_t * port,uint32_t mask)140 void MXC_GPIO_OutSet(mxc_gpio_regs_t *port, uint32_t mask)
141 {
142 MXC_GPIO_RevA_OutSet((mxc_gpio_reva_regs_t *)port, mask);
143 }
144
MXC_GPIO_OutClr(mxc_gpio_regs_t * port,uint32_t mask)145 void MXC_GPIO_OutClr(mxc_gpio_regs_t *port, uint32_t mask)
146 {
147 MXC_GPIO_RevA_OutClr((mxc_gpio_reva_regs_t *)port, mask);
148 }
149
MXC_GPIO_OutGet(mxc_gpio_regs_t * port,uint32_t mask)150 uint32_t MXC_GPIO_OutGet(mxc_gpio_regs_t *port, uint32_t mask)
151 {
152 return MXC_GPIO_RevA_OutGet((mxc_gpio_reva_regs_t *)port, mask);
153 }
154
MXC_GPIO_OutPut(mxc_gpio_regs_t * port,uint32_t mask,uint32_t val)155 void MXC_GPIO_OutPut(mxc_gpio_regs_t *port, uint32_t mask, uint32_t val)
156 {
157 MXC_GPIO_RevA_OutPut((mxc_gpio_reva_regs_t *)port, mask, val);
158 }
159
MXC_GPIO_OutToggle(mxc_gpio_regs_t * port,uint32_t mask)160 void MXC_GPIO_OutToggle(mxc_gpio_regs_t *port, uint32_t mask)
161 {
162 MXC_GPIO_RevA_OutToggle((mxc_gpio_reva_regs_t *)port, mask);
163 }
164
MXC_GPIO_IntConfig(const mxc_gpio_cfg_t * cfg,mxc_gpio_int_pol_t pol)165 int MXC_GPIO_IntConfig(const mxc_gpio_cfg_t *cfg, mxc_gpio_int_pol_t pol)
166 {
167 return MXC_GPIO_RevA_IntConfig(cfg, pol);
168 }
169
MXC_GPIO_EnableInt(mxc_gpio_regs_t * port,uint32_t mask)170 void MXC_GPIO_EnableInt(mxc_gpio_regs_t *port, uint32_t mask)
171 {
172 MXC_GPIO_RevA_EnableInt((mxc_gpio_reva_regs_t *)port, mask);
173 }
174
MXC_GPIO_DisableInt(mxc_gpio_regs_t * port,uint32_t mask)175 void MXC_GPIO_DisableInt(mxc_gpio_regs_t *port, uint32_t mask)
176 {
177 MXC_GPIO_RevA_DisableInt((mxc_gpio_reva_regs_t *)port, mask);
178 }
179
MXC_GPIO_RegisterCallback(const mxc_gpio_cfg_t * cfg,mxc_gpio_callback_fn func,void * cbdata)180 void MXC_GPIO_RegisterCallback(const mxc_gpio_cfg_t *cfg, mxc_gpio_callback_fn func, void *cbdata)
181 {
182 MXC_GPIO_Common_RegisterCallback(cfg, func, cbdata);
183 }
184
MXC_GPIO_Handler(unsigned int port)185 void MXC_GPIO_Handler(unsigned int port)
186 {
187 MXC_GPIO_Common_Handler(port);
188 }
189
MXC_GPIO_ClearFlags(mxc_gpio_regs_t * port,uint32_t flags)190 void MXC_GPIO_ClearFlags(mxc_gpio_regs_t *port, uint32_t flags)
191 {
192 MXC_GPIO_RevA_ClearFlags((mxc_gpio_reva_regs_t *)port, flags);
193 }
194
MXC_GPIO_GetFlags(mxc_gpio_regs_t * port)195 uint32_t MXC_GPIO_GetFlags(mxc_gpio_regs_t *port)
196 {
197 return MXC_GPIO_RevA_GetFlags((mxc_gpio_reva_regs_t *)port);
198 }
199
MXC_GPIO_SetVSSEL(mxc_gpio_regs_t * port,mxc_gpio_vssel_t vssel,uint32_t mask)200 int MXC_GPIO_SetVSSEL(mxc_gpio_regs_t *port, mxc_gpio_vssel_t vssel, uint32_t mask)
201 {
202 return MXC_GPIO_RevA_SetVSSEL((mxc_gpio_reva_regs_t *)port, vssel, mask);
203 }
204
MXC_GPIO_SetWakeEn(mxc_gpio_regs_t * port,uint32_t mask)205 void MXC_GPIO_SetWakeEn(mxc_gpio_regs_t *port, uint32_t mask)
206 {
207 MXC_GPIO_RevA_SetWakeEn((mxc_gpio_reva_regs_t *)port, mask);
208 }
209
MXC_GPIO_ClearWakeEn(mxc_gpio_regs_t * port,uint32_t mask)210 void MXC_GPIO_ClearWakeEn(mxc_gpio_regs_t *port, uint32_t mask)
211 {
212 MXC_GPIO_RevA_ClearWakeEn((mxc_gpio_reva_regs_t *)port, mask);
213 }
214
MXC_GPIO_GetWakeEn(mxc_gpio_regs_t * port)215 uint32_t MXC_GPIO_GetWakeEn(mxc_gpio_regs_t *port)
216 {
217 return MXC_GPIO_RevA_GetWakeEn((mxc_gpio_reva_regs_t *)port);
218 }
219
MXC_GPIO_SetDriveStrength(mxc_gpio_regs_t * port,mxc_gpio_drvstr_t drvstr,uint32_t mask)220 int MXC_GPIO_SetDriveStrength(mxc_gpio_regs_t *port, mxc_gpio_drvstr_t drvstr, uint32_t mask)
221 {
222 return MXC_GPIO_RevA_SetDriveStrength((mxc_gpio_reva_regs_t *)port, drvstr, mask);
223 }
224