1/* 2 * Copyright (c) 2022 Cypress Semiconductor Corporation (an Infineon company) or 3 * an affiliate of Cypress Semiconductor Corporation 4 * 5 * SPDX-License-Identifier: Apache-2.0 6 */ 7 8#include <zephyr/dt-bindings/gpio/gpio.h> 9#include <zephyr/dt-bindings/pinctrl/ifx_cat1-pinctrl.h> 10#include "psoc6_01.dtsi" 11 12/ { 13 soc { 14 /delete-node/ gpio@40320100; // gpio_prt2 15 /delete-node/ gpio@40320180; // gpio_prt3 16 /delete-node/ gpio@40320200; // gpio_prt4 17 18 pinctrl: pinctrl@40310000 { 19 /* scb_i2c_scl */ 20 /omit-if-no-ref/ p0_2_scb0_i2c_scl: p0_2_scb0_i2c_scl { 21 pinmux = <DT_CAT1_PINMUX(0, 2, HSIOM_SEL_ACT_7)>; 22 }; 23 /omit-if-no-ref/ p1_0_scb7_i2c_scl: p1_0_scb7_i2c_scl { 24 pinmux = <DT_CAT1_PINMUX(1, 0, HSIOM_SEL_ACT_7)>; 25 }; 26 /omit-if-no-ref/ p5_0_scb5_i2c_scl: p5_0_scb5_i2c_scl { 27 pinmux = <DT_CAT1_PINMUX(5, 0, HSIOM_SEL_ACT_7)>; 28 }; 29 /omit-if-no-ref/ p6_0_scb3_i2c_scl: p6_0_scb3_i2c_scl { 30 pinmux = <DT_CAT1_PINMUX(6, 0, HSIOM_SEL_ACT_7)>; 31 }; 32 /omit-if-no-ref/ p6_0_scb8_i2c_scl: p6_0_scb8_i2c_scl { 33 pinmux = <DT_CAT1_PINMUX(6, 0, HSIOM_SEL_DS_2)>; 34 }; 35 /omit-if-no-ref/ p6_4_scb6_i2c_scl: p6_4_scb6_i2c_scl { 36 pinmux = <DT_CAT1_PINMUX(6, 4, HSIOM_SEL_ACT_7)>; 37 }; 38 /omit-if-no-ref/ p6_4_scb8_i2c_scl: p6_4_scb8_i2c_scl { 39 pinmux = <DT_CAT1_PINMUX(6, 4, HSIOM_SEL_DS_2)>; 40 }; 41 /omit-if-no-ref/ p7_0_scb4_i2c_scl: p7_0_scb4_i2c_scl { 42 pinmux = <DT_CAT1_PINMUX(7, 0, HSIOM_SEL_ACT_7)>; 43 }; 44 /omit-if-no-ref/ p8_0_scb4_i2c_scl: p8_0_scb4_i2c_scl { 45 pinmux = <DT_CAT1_PINMUX(8, 0, HSIOM_SEL_ACT_7)>; 46 }; 47 /omit-if-no-ref/ p9_0_scb2_i2c_scl: p9_0_scb2_i2c_scl { 48 pinmux = <DT_CAT1_PINMUX(9, 0, HSIOM_SEL_ACT_7)>; 49 }; 50 /omit-if-no-ref/ p10_0_scb1_i2c_scl: p10_0_scb1_i2c_scl { 51 pinmux = <DT_CAT1_PINMUX(10, 0, HSIOM_SEL_ACT_7)>; 52 }; 53 /omit-if-no-ref/ p11_0_scb5_i2c_scl: p11_0_scb5_i2c_scl { 54 pinmux = <DT_CAT1_PINMUX(11, 0, HSIOM_SEL_ACT_7)>; 55 }; 56 /omit-if-no-ref/ p12_0_scb6_i2c_scl: p12_0_scb6_i2c_scl { 57 pinmux = <DT_CAT1_PINMUX(12, 0, HSIOM_SEL_ACT_7)>; 58 }; 59 /omit-if-no-ref/ p13_0_scb6_i2c_scl: p13_0_scb6_i2c_scl { 60 pinmux = <DT_CAT1_PINMUX(13, 0, HSIOM_SEL_ACT_7)>; 61 }; 62 63 /* scb_i2c_sda */ 64 /omit-if-no-ref/ p0_3_scb0_i2c_sda: p0_3_scb0_i2c_sda { 65 pinmux = <DT_CAT1_PINMUX(0, 3, HSIOM_SEL_ACT_7)>; 66 }; 67 /omit-if-no-ref/ p1_1_scb7_i2c_sda: p1_1_scb7_i2c_sda { 68 pinmux = <DT_CAT1_PINMUX(1, 1, HSIOM_SEL_ACT_7)>; 69 }; 70 /omit-if-no-ref/ p5_1_scb5_i2c_sda: p5_1_scb5_i2c_sda { 71 pinmux = <DT_CAT1_PINMUX(5, 1, HSIOM_SEL_ACT_7)>; 72 }; 73 /omit-if-no-ref/ p6_1_scb3_i2c_sda: p6_1_scb3_i2c_sda { 74 pinmux = <DT_CAT1_PINMUX(6, 1, HSIOM_SEL_ACT_7)>; 75 }; 76 /omit-if-no-ref/ p6_1_scb8_i2c_sda: p6_1_scb8_i2c_sda { 77 pinmux = <DT_CAT1_PINMUX(6, 1, HSIOM_SEL_DS_2)>; 78 }; 79 /omit-if-no-ref/ p6_5_scb6_i2c_sda: p6_5_scb6_i2c_sda { 80 pinmux = <DT_CAT1_PINMUX(6, 5, HSIOM_SEL_ACT_7)>; 81 }; 82 /omit-if-no-ref/ p6_5_scb8_i2c_sda: p6_5_scb8_i2c_sda { 83 pinmux = <DT_CAT1_PINMUX(6, 5, HSIOM_SEL_DS_2)>; 84 }; 85 /omit-if-no-ref/ p7_1_scb4_i2c_sda: p7_1_scb4_i2c_sda { 86 pinmux = <DT_CAT1_PINMUX(7, 1, HSIOM_SEL_ACT_7)>; 87 }; 88 /omit-if-no-ref/ p8_1_scb4_i2c_sda: p8_1_scb4_i2c_sda { 89 pinmux = <DT_CAT1_PINMUX(8, 1, HSIOM_SEL_ACT_7)>; 90 }; 91 /omit-if-no-ref/ p9_1_scb2_i2c_sda: p9_1_scb2_i2c_sda { 92 pinmux = <DT_CAT1_PINMUX(9, 1, HSIOM_SEL_ACT_7)>; 93 }; 94 /omit-if-no-ref/ p10_1_scb1_i2c_sda: p10_1_scb1_i2c_sda { 95 pinmux = <DT_CAT1_PINMUX(10, 1, HSIOM_SEL_ACT_7)>; 96 }; 97 /omit-if-no-ref/ p11_1_scb5_i2c_sda: p11_1_scb5_i2c_sda { 98 pinmux = <DT_CAT1_PINMUX(11, 1, HSIOM_SEL_ACT_7)>; 99 }; 100 /omit-if-no-ref/ p12_1_scb6_i2c_sda: p12_1_scb6_i2c_sda { 101 pinmux = <DT_CAT1_PINMUX(12, 1, HSIOM_SEL_ACT_7)>; 102 }; 103 /omit-if-no-ref/ p13_1_scb6_i2c_sda: p13_1_scb6_i2c_sda { 104 pinmux = <DT_CAT1_PINMUX(13, 1, HSIOM_SEL_ACT_7)>; 105 }; 106 107 /* scb_uart_cts */ 108 /omit-if-no-ref/ p0_5_scb0_uart_cts: p0_5_scb0_uart_cts { 109 pinmux = <DT_CAT1_PINMUX(0, 5, HSIOM_SEL_ACT_6)>; 110 }; 111 /omit-if-no-ref/ p1_3_scb7_uart_cts: p1_3_scb7_uart_cts { 112 pinmux = <DT_CAT1_PINMUX(1, 3, HSIOM_SEL_ACT_6)>; 113 }; 114 /omit-if-no-ref/ p5_3_scb5_uart_cts: p5_3_scb5_uart_cts { 115 pinmux = <DT_CAT1_PINMUX(5, 3, HSIOM_SEL_ACT_6)>; 116 }; 117 /omit-if-no-ref/ p6_3_scb3_uart_cts: p6_3_scb3_uart_cts { 118 pinmux = <DT_CAT1_PINMUX(6, 3, HSIOM_SEL_ACT_6)>; 119 }; 120 /omit-if-no-ref/ p6_7_scb6_uart_cts: p6_7_scb6_uart_cts { 121 pinmux = <DT_CAT1_PINMUX(6, 7, HSIOM_SEL_ACT_6)>; 122 }; 123 /omit-if-no-ref/ p7_3_scb4_uart_cts: p7_3_scb4_uart_cts { 124 pinmux = <DT_CAT1_PINMUX(7, 3, HSIOM_SEL_ACT_6)>; 125 }; 126 /omit-if-no-ref/ p8_3_scb4_uart_cts: p8_3_scb4_uart_cts { 127 pinmux = <DT_CAT1_PINMUX(8, 3, HSIOM_SEL_ACT_6)>; 128 }; 129 /omit-if-no-ref/ p9_3_scb2_uart_cts: p9_3_scb2_uart_cts { 130 pinmux = <DT_CAT1_PINMUX(9, 3, HSIOM_SEL_ACT_6)>; 131 }; 132 /omit-if-no-ref/ p10_3_scb1_uart_cts: p10_3_scb1_uart_cts { 133 pinmux = <DT_CAT1_PINMUX(10, 3, HSIOM_SEL_ACT_6)>; 134 }; 135 /omit-if-no-ref/ p11_3_scb5_uart_cts: p11_3_scb5_uart_cts { 136 pinmux = <DT_CAT1_PINMUX(11, 3, HSIOM_SEL_ACT_6)>; 137 }; 138 /omit-if-no-ref/ p12_3_scb6_uart_cts: p12_3_scb6_uart_cts { 139 pinmux = <DT_CAT1_PINMUX(12, 3, HSIOM_SEL_ACT_6)>; 140 }; 141 /omit-if-no-ref/ p13_3_scb6_uart_cts: p13_3_scb6_uart_cts { 142 pinmux = <DT_CAT1_PINMUX(13, 3, HSIOM_SEL_ACT_6)>; 143 }; 144 145 /* scb_uart_rts */ 146 /omit-if-no-ref/ p0_4_scb0_uart_rts: p0_4_scb0_uart_rts { 147 pinmux = <DT_CAT1_PINMUX(0, 4, HSIOM_SEL_ACT_6)>; 148 }; 149 /omit-if-no-ref/ p1_2_scb7_uart_rts: p1_2_scb7_uart_rts { 150 pinmux = <DT_CAT1_PINMUX(1, 2, HSIOM_SEL_ACT_6)>; 151 }; 152 /omit-if-no-ref/ p5_2_scb5_uart_rts: p5_2_scb5_uart_rts { 153 pinmux = <DT_CAT1_PINMUX(5, 2, HSIOM_SEL_ACT_6)>; 154 }; 155 /omit-if-no-ref/ p6_2_scb3_uart_rts: p6_2_scb3_uart_rts { 156 pinmux = <DT_CAT1_PINMUX(6, 2, HSIOM_SEL_ACT_6)>; 157 }; 158 /omit-if-no-ref/ p6_6_scb6_uart_rts: p6_6_scb6_uart_rts { 159 pinmux = <DT_CAT1_PINMUX(6, 6, HSIOM_SEL_ACT_6)>; 160 }; 161 /omit-if-no-ref/ p7_2_scb4_uart_rts: p7_2_scb4_uart_rts { 162 pinmux = <DT_CAT1_PINMUX(7, 2, HSIOM_SEL_ACT_6)>; 163 }; 164 /omit-if-no-ref/ p8_2_scb4_uart_rts: p8_2_scb4_uart_rts { 165 pinmux = <DT_CAT1_PINMUX(8, 2, HSIOM_SEL_ACT_6)>; 166 }; 167 /omit-if-no-ref/ p9_2_scb2_uart_rts: p9_2_scb2_uart_rts { 168 pinmux = <DT_CAT1_PINMUX(9, 2, HSIOM_SEL_ACT_6)>; 169 }; 170 /omit-if-no-ref/ p10_2_scb1_uart_rts: p10_2_scb1_uart_rts { 171 pinmux = <DT_CAT1_PINMUX(10, 2, HSIOM_SEL_ACT_6)>; 172 }; 173 /omit-if-no-ref/ p11_2_scb5_uart_rts: p11_2_scb5_uart_rts { 174 pinmux = <DT_CAT1_PINMUX(11, 2, HSIOM_SEL_ACT_6)>; 175 }; 176 /omit-if-no-ref/ p12_2_scb6_uart_rts: p12_2_scb6_uart_rts { 177 pinmux = <DT_CAT1_PINMUX(12, 2, HSIOM_SEL_ACT_6)>; 178 }; 179 /omit-if-no-ref/ p13_2_scb6_uart_rts: p13_2_scb6_uart_rts { 180 pinmux = <DT_CAT1_PINMUX(13, 2, HSIOM_SEL_ACT_6)>; 181 }; 182 183 /* scb_uart_rx */ 184 /omit-if-no-ref/ p0_2_scb0_uart_rx: p0_2_scb0_uart_rx { 185 pinmux = <DT_CAT1_PINMUX(0, 2, HSIOM_SEL_ACT_6)>; 186 }; 187 /omit-if-no-ref/ p1_0_scb7_uart_rx: p1_0_scb7_uart_rx { 188 pinmux = <DT_CAT1_PINMUX(1, 0, HSIOM_SEL_ACT_6)>; 189 }; 190 /omit-if-no-ref/ p5_0_scb5_uart_rx: p5_0_scb5_uart_rx { 191 pinmux = <DT_CAT1_PINMUX(5, 0, HSIOM_SEL_ACT_6)>; 192 }; 193 /omit-if-no-ref/ p6_0_scb3_uart_rx: p6_0_scb3_uart_rx { 194 pinmux = <DT_CAT1_PINMUX(6, 0, HSIOM_SEL_ACT_6)>; 195 }; 196 /omit-if-no-ref/ p6_4_scb6_uart_rx: p6_4_scb6_uart_rx { 197 pinmux = <DT_CAT1_PINMUX(6, 4, HSIOM_SEL_ACT_6)>; 198 }; 199 /omit-if-no-ref/ p7_0_scb4_uart_rx: p7_0_scb4_uart_rx { 200 pinmux = <DT_CAT1_PINMUX(7, 0, HSIOM_SEL_ACT_6)>; 201 }; 202 /omit-if-no-ref/ p8_0_scb4_uart_rx: p8_0_scb4_uart_rx { 203 pinmux = <DT_CAT1_PINMUX(8, 0, HSIOM_SEL_ACT_6)>; 204 }; 205 /omit-if-no-ref/ p9_0_scb2_uart_rx: p9_0_scb2_uart_rx { 206 pinmux = <DT_CAT1_PINMUX(9, 0, HSIOM_SEL_ACT_6)>; 207 }; 208 /omit-if-no-ref/ p10_0_scb1_uart_rx: p10_0_scb1_uart_rx { 209 pinmux = <DT_CAT1_PINMUX(10, 0, HSIOM_SEL_ACT_6)>; 210 }; 211 /omit-if-no-ref/ p11_0_scb5_uart_rx: p11_0_scb5_uart_rx { 212 pinmux = <DT_CAT1_PINMUX(11, 0, HSIOM_SEL_ACT_6)>; 213 }; 214 /omit-if-no-ref/ p12_0_scb6_uart_rx: p12_0_scb6_uart_rx { 215 pinmux = <DT_CAT1_PINMUX(12, 0, HSIOM_SEL_ACT_6)>; 216 }; 217 /omit-if-no-ref/ p13_0_scb6_uart_rx: p13_0_scb6_uart_rx { 218 pinmux = <DT_CAT1_PINMUX(13, 0, HSIOM_SEL_ACT_6)>; 219 }; 220 221 /* scb_uart_tx */ 222 /omit-if-no-ref/ p0_3_scb0_uart_tx: p0_3_scb0_uart_tx { 223 pinmux = <DT_CAT1_PINMUX(0, 3, HSIOM_SEL_ACT_6)>; 224 }; 225 /omit-if-no-ref/ p1_1_scb7_uart_tx: p1_1_scb7_uart_tx { 226 pinmux = <DT_CAT1_PINMUX(1, 1, HSIOM_SEL_ACT_6)>; 227 }; 228 /omit-if-no-ref/ p5_1_scb5_uart_tx: p5_1_scb5_uart_tx { 229 pinmux = <DT_CAT1_PINMUX(5, 1, HSIOM_SEL_ACT_6)>; 230 }; 231 /omit-if-no-ref/ p6_1_scb3_uart_tx: p6_1_scb3_uart_tx { 232 pinmux = <DT_CAT1_PINMUX(6, 1, HSIOM_SEL_ACT_6)>; 233 }; 234 /omit-if-no-ref/ p6_5_scb6_uart_tx: p6_5_scb6_uart_tx { 235 pinmux = <DT_CAT1_PINMUX(6, 5, HSIOM_SEL_ACT_6)>; 236 }; 237 /omit-if-no-ref/ p7_1_scb4_uart_tx: p7_1_scb4_uart_tx { 238 pinmux = <DT_CAT1_PINMUX(7, 1, HSIOM_SEL_ACT_6)>; 239 }; 240 /omit-if-no-ref/ p8_1_scb4_uart_tx: p8_1_scb4_uart_tx { 241 pinmux = <DT_CAT1_PINMUX(8, 1, HSIOM_SEL_ACT_6)>; 242 }; 243 /omit-if-no-ref/ p9_1_scb2_uart_tx: p9_1_scb2_uart_tx { 244 pinmux = <DT_CAT1_PINMUX(9, 1, HSIOM_SEL_ACT_6)>; 245 }; 246 /omit-if-no-ref/ p10_1_scb1_uart_tx: p10_1_scb1_uart_tx { 247 pinmux = <DT_CAT1_PINMUX(10, 1, HSIOM_SEL_ACT_6)>; 248 }; 249 /omit-if-no-ref/ p11_1_scb5_uart_tx: p11_1_scb5_uart_tx { 250 pinmux = <DT_CAT1_PINMUX(11, 1, HSIOM_SEL_ACT_6)>; 251 }; 252 /omit-if-no-ref/ p12_1_scb6_uart_tx: p12_1_scb6_uart_tx { 253 pinmux = <DT_CAT1_PINMUX(12, 1, HSIOM_SEL_ACT_6)>; 254 }; 255 /omit-if-no-ref/ p13_1_scb6_uart_tx: p13_1_scb6_uart_tx { 256 pinmux = <DT_CAT1_PINMUX(13, 1, HSIOM_SEL_ACT_6)>; 257 }; 258 259 }; 260 }; 261}; 262