Home
last modified time | relevance | path

Searched refs:__IO (Results 1 – 7 of 7) sorted by relevance

/Zephyr-latest/drivers/ethernet/
Deth_smsc911x_priv.h39 #ifndef __IO
40 #define __IO macro
72 __IO uint32_t IRQ_CFG;
74 __IO uint32_t INT_STS;
76 __IO uint32_t INT_EN;
82 __IO uint32_t FIFO_INT;
84 __IO uint32_t RX_CFG;
86 __IO uint32_t TX_CFG;
88 __IO uint32_t HW_CFG;
90 __IO uint32_t RX_DP_CTRL;
[all …]
Deth_stm32_hal.c336 __IO ETH_DMADescTypeDef *dma_tx_desc; in eth_tx()
501 __IO ETH_DMADescTypeDef *last_dma_tx_desc = dma_tx_desc; in eth_tx()
560 __IO ETH_DMADescTypeDef *dma_rx_desc; in eth_rx()
612 __IO ETH_DMADescTypeDef *last_dma_rx_desc; in eth_rx()
/Zephyr-latest/drivers/fpga/
Dfpga_eos_s3.h14 __IO uint32_t CFG_CTL;
16 __IO uint32_t MAX_BL_CNT;
18 __IO uint32_t MAX_WL_CNT;
21 __IO uint32_t CFG_DATA;
/Zephyr-latest/drivers/gpio/
Dgpio_mchp_xec.c21 ((__IO uint32_t *)(GPIO_PARIN_BASE + (config->port_num << 2)))
24 ((__IO uint32_t *)(GPIO_PAROUT_BASE + (config->port_num << 2)))
45 __IO uint32_t *pcr1_base;
66 __IO uint32_t *current_pcr1; in gpio_xec_configure()
167 __IO uint32_t *current_pcr1; in gpio_xec_pin_interrupt_configure()
250 __IO uint32_t *gpio_base = GPIO_OUT_BASE(config); in gpio_xec_port_set_masked_raw()
262 __IO uint32_t *gpio_base = GPIO_OUT_BASE(config); in gpio_xec_port_set_bits_raw()
275 __IO uint32_t *gpio_base = GPIO_OUT_BASE(config); in gpio_xec_port_clear_bits_raw()
287 __IO uint32_t *gpio_base = GPIO_OUT_BASE(config); in gpio_xec_port_toggle_bits()
299 __IO uint32_t *gpio_base = GPIO_IN_BASE(config); in gpio_xec_port_get_raw()
/Zephyr-latest/soc/st/stm32/common/
Dstm32cube_hal.c34 void HAL_Delay(__IO uint32_t Delay) in HAL_Delay()
/Zephyr-latest/drivers/eeprom/
Deeprom_stm32.c43 *pbuf = *(__IO uint8_t*)(config->addr + offset); in eeprom_stm32_read()
/Zephyr-latest/drivers/dma/
Ddma_smartbond.c135 __IO uint32_t DMA_A_START;
136 __IO uint32_t DMA_B_START;
137 __IO uint32_t DMA_INT_REG;
138 __IO uint32_t DMA_LEN_REG;
139 __IO uint32_t DMA_CTRL_REG;