Home
last modified time | relevance | path

Searched refs:END_OF_TX_WD (Results 1 – 3 of 3) sorted by relevance

/hal_nxp-3.6.0/mcux/middleware/wireless/framework_5.3.3/XCVR/MKW41Z4/cfgs_kw4x_3x_2x/
Dfsl_xcvr_common_config.c463 ….end_of_seq_init_26mhz = B3(END_OF_RX_WD_26MHZ) | B2(END_OF_RX_WU_26MHZ) | B1(END_OF_TX_WD) | B0(E…
464 ….end_of_seq_init_32mhz = B3(END_OF_RX_WD) | B2(END_OF_RX_WU) | B1(END_OF_TX_WD) | B0(END_OF_TX_WU),
481 ….tsm_timing_00_init = B3(END_OF_RX_WD) | B2(0x00) | B1(END_OF_TX_WD) | B0(0x00), /* bb_ldo_hf_en */
482 ….tsm_timing_01_init = B3(END_OF_RX_WD) | B2(0x00) | B1(END_OF_TX_WD) | B0(0x00), /* bb_ldo_adcdac_…
484 ….tsm_timing_03_init = B3(END_OF_RX_WD) | B2(0x00) | B1(END_OF_TX_WD) | B0(0x00), /* bb_ldo_pd_en */
485 ….tsm_timing_04_init = B3(END_OF_RX_WD) | B2(0x00) | B1(END_OF_TX_WD) | B0(0x00), /* bb_ldo_fdbk_en…
486 ….tsm_timing_05_init = B3(END_OF_RX_WD) | B2(0x00) | B1(END_OF_TX_WD) | B0(0x00), /* bb_ldo_vcolo_e…
487 ….tsm_timing_06_init = B3(END_OF_RX_WD) | B2(0x00) | B1(END_OF_TX_WD) | B0(0x00), /* bb_ldo_vtref_e…
492 ….tsm_timing_10_init = B3(END_OF_RX_WD) | B2(0x03 + AUX_PLL_DELAY) | B1(END_OF_TX_WD) | B0(0x03), /…
493 ….tsm_timing_11_init = B3(0xFF) | B2(0xFF) | B1(END_OF_TX_WD) | B0(0x03), /* bb_xtal_dac_ref_clk_en…
[all …]
/hal_nxp-3.6.0/mcux/middleware/wireless/framework_5.3.3/XCVR/MKW41Z4/
Dfsl_xcvr.h233 #define END_OF_TX_WD (END_OF_TX_WD_NORAMP) macro
248 #define END_OF_TX_WD (END_OF_TX_WD_NORAMP + 4) macro
308 #define END_OF_TX_WD (END_OF_TX_WD_NORAMP) macro
325 #define END_OF_TX_WD (END_OF_TX_WD_NORAMP + 4) macro
336 #define END_OF_TX_WD (END_OF_TX_WD_NORAMP + 12) macro
Dfsl_xcvr.c955 XCVR_TSM_END_OF_SEQ_END_OF_TX_WD(END_OF_TX_WD) | in XCVR_Configure()
962 XCVR_TSM_END_OF_SEQ_END_OF_TX_WD(END_OF_TX_WD) | in XCVR_Configure()