Searched refs:P19 (Results 1 – 13 of 13) sorted by relevance
24 * - Connect LPADC0 CH0A signal to voltage between 0~3.3V (P19 pin 4)25 * - Connect LPADC0 CH0B signal to voltage between 0~3.3V (P19 pin 2)34 * CH0A (plus side) is routed to P19 pin 435 * CH0B (minus side) is routed to P19 pin 2
93 #define P19 CYHAL_PORT_19 macro
21 * CH0A is routed to P19 pin 4
50 ground and the white wire to the SCL pin, i.e. pin P19 on the edge connector.
80 <19 0 &gpio0 12 0>; /* P19, P0.12/TRACECLK */
99 <19 0 &gpio0 26 0>, /* P19 */
101 <19 0 &gpio0 0 0>, /* P19, I2C1 SCL */
104 - SPI0_TX : P19
132 | P19 | GPIO_B1_15 | D19 | GPIO2_IO31 | | |
114 | P19 | GPIO_AD_B1_10 | D19 | GPIO1_IO26 | | |
126 - SPI0_TX : P19