Home
last modified time | relevance | path

Searched refs:DGBRP (Results 1 – 2 of 2) sorted by relevance

/Zephyr-Core-3.5.0/soc/xtensa/intel_adsp/common/include/
Dintel_adsp_hda.h65 #define DGBRP(base, regblock_size, stream) \ macro
109 *DGBRP(base, regblock_size, sid), \
270 int32_t rp = *DGBRP(base, regblock_size, sid); in intel_adsp_hda_unused()
362 return *DGBWP(base, regblock_size, sid) == *DGBRP(base, regblock_size, sid); in intel_adsp_hda_wp_rp_eq()
/Zephyr-Core-3.5.0/drivers/dma/
Ddma_intel_adsp_hda.c185 const uint32_t rp = *DGBRP(cfg->base, cfg->regblock_size, channel); in intel_adsp_hda_dma_host_reload()
227 stat->read_position = *DGBRP(cfg->base, cfg->regblock_size, channel); in intel_adsp_hda_dma_status()