| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT685S/ |
| D | MIMXRT685S_dsp.h | 1237 __O uint32_t PSCCTL1_CLR; /**< clock clear register 1, offset: 0x74 */ member 2723 __O uint32_t PSCCTL1_CLR; /**< clock clear register 1, offset: 0x74 */ member
|
| D | MIMXRT685S_cm33.h | 6948 __O uint32_t PSCCTL1_CLR; /**< clock clear register 1, offset: 0x74 */ member 8453 __O uint32_t PSCCTL1_CLR; /**< clock clear register 1, offset: 0x74 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT633S/ |
| D | MIMXRT633S.h | 6948 __O uint32_t PSCCTL1_CLR; /**< clock clear register 1, offset: 0x74 */ member 8453 __O uint32_t PSCCTL1_CLR; /**< clock clear register 1, offset: 0x74 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT595S/ |
| D | MIMXRT595S_dsp.h | 1914 __O uint32_t PSCCTL1_CLR; /**< Clock Control 1 Clear, offset: 0x74 */ member 4113 __IO uint32_t PSCCTL1_CLR; /**< Clock Clear 1, offset: 0x74 */ member
|
| D | MIMXRT595S_cm33.h | 8152 __O uint32_t PSCCTL1_CLR; /**< Clock Control 1 Clear, offset: 0x74 */ member 10370 __IO uint32_t PSCCTL1_CLR; /**< Clock Clear 1, offset: 0x74 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT555S/ |
| D | MIMXRT555S.h | 8151 __O uint32_t PSCCTL1_CLR; /**< Clock Control 1 Clear, offset: 0x74 */ member 10369 __IO uint32_t PSCCTL1_CLR; /**< Clock Clear 1, offset: 0x74 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT533S/ |
| D | MIMXRT533S.h | 8148 __O uint32_t PSCCTL1_CLR; /**< Clock Control 1 Clear, offset: 0x74 */ member 10366 __IO uint32_t PSCCTL1_CLR; /**< Clock Clear 1, offset: 0x74 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT735S/ |
| D | MIMXRT735S_ezhv.h | 16939 …__IO uint32_t PSCCTL1_CLR; /**< VDD2_COMP Peripheral Clock Control 1 Clear, … member 20231 …__IO uint32_t PSCCTL1_CLR; /**< VDD1_SENSE Peripheral Clock Control 1 Clear,… member
|
| D | MIMXRT735S_hifi1.h | 10661 …__IO uint32_t PSCCTL1_CLR; /**< VDD1_SENSE Peripheral Clock Control 1 Clear,… member
|
| D | MIMXRT735S_cm33_core1.h | 10697 …__IO uint32_t PSCCTL1_CLR; /**< VDD1_SENSE Peripheral Clock Control 1 Clear,… member
|
| D | MIMXRT735S_cm33_core0.h | 17494 …__IO uint32_t PSCCTL1_CLR; /**< VDD2_COMP Peripheral Clock Control 1 Clear, … member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/RW610/ |
| D | RW610.h | 19963 __O uint32_t PSCCTL1_CLR; /**< Peripheral clock clear 1, offset: 0x74 */ member 21420 __O uint32_t PSCCTL1_CLR; /**< Peripheral clock clear 1, offset: 0x74 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT798S/ |
| D | MIMXRT798S_ezhv.h | 16939 …__IO uint32_t PSCCTL1_CLR; /**< VDD2_COMP Peripheral Clock Control 1 Clear, … member 20231 …__IO uint32_t PSCCTL1_CLR; /**< VDD1_SENSE Peripheral Clock Control 1 Clear,… member
|
| D | MIMXRT798S_hifi1.h | 10661 …__IO uint32_t PSCCTL1_CLR; /**< VDD1_SENSE Peripheral Clock Control 1 Clear,… member
|
| D | MIMXRT798S_cm33_core1.h | 10697 …__IO uint32_t PSCCTL1_CLR; /**< VDD1_SENSE Peripheral Clock Control 1 Clear,… member
|
| D | MIMXRT798S_hifi4.h | 17433 …__IO uint32_t PSCCTL1_CLR; /**< VDD2_COMP Peripheral Clock Control 1 Clear, … member
|
| D | MIMXRT798S_cm33_core0.h | 17494 …__IO uint32_t PSCCTL1_CLR; /**< VDD2_COMP Peripheral Clock Control 1 Clear, … member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/RW612/ |
| D | RW612.h | 19963 __O uint32_t PSCCTL1_CLR; /**< Peripheral clock clear 1, offset: 0x74 */ member 21420 __O uint32_t PSCCTL1_CLR; /**< Peripheral clock clear 1, offset: 0x74 */ member
|
| /hal_nxp-latest/mcux/mcux-sdk/devices/MIMXRT758S/ |
| D | MIMXRT758S_ezhv.h | 16939 …__IO uint32_t PSCCTL1_CLR; /**< VDD2_COMP Peripheral Clock Control 1 Clear, … member 20231 …__IO uint32_t PSCCTL1_CLR; /**< VDD1_SENSE Peripheral Clock Control 1 Clear,… member
|
| D | MIMXRT758S_cm33_core1.h | 10697 …__IO uint32_t PSCCTL1_CLR; /**< VDD1_SENSE Peripheral Clock Control 1 Clear,… member
|
| D | MIMXRT758S_hifi1.h | 10661 …__IO uint32_t PSCCTL1_CLR; /**< VDD1_SENSE Peripheral Clock Control 1 Clear,… member
|
| D | MIMXRT758S_cm33_core0.h | 17494 …__IO uint32_t PSCCTL1_CLR; /**< VDD2_COMP Peripheral Clock Control 1 Clear, … member
|