Home
last modified time | relevance | path

Searched defs:CCR (Results 1 – 25 of 221) sorted by relevance

123456789

/hal_nxp-latest/s32/drivers/s32k3/BaseNXP/header/
DS32K344_STM.h80 …__IO uint32_t CCR; /**< Channel Control, array offset: 0x10, array s… member
DS32K344_LPSPI.h90 __IO uint32_t CCR; /**< Clock Configuration, offset: 0x40 */ member
/hal_nxp-latest/mcux/mcux-sdk/devices/K32L3A60/mcuxpresso/
Dboot_multicore_slave.c42 __IO uint32_t CCR; /**< Core Control Register, offset: 0x68 */ member
/hal_nxp-latest/s32/drivers/s32ze/BaseNXP/header/
DS32Z2_STM.h80 …__IO uint32_t CCR; /**< Channel Control, array offset: 0x10, array s… member
/hal_nxp-latest/s32/drivers/s32k1/BaseNXP/header/
DS32K118_SCB.h84 …__I uint32_t CCR; /**< Configuration and Control Register, offset: … member
DS32K116_SCB.h84 …__I uint32_t CCR; /**< Configuration and Control Register, offset: … member
DS32K148_LPSPI.h86 …__IO uint32_t CCR; /**< Clock Configuration Register, offset: 0x40 */ member
DS32K116_LPSPI.h86 …__IO uint32_t CCR; /**< Clock Configuration Register, offset: 0x40 */ member
DS32K118_LPSPI.h86 …__IO uint32_t CCR; /**< Clock Configuration Register, offset: 0x40 */ member
DS32K144_LPSPI.h86 …__IO uint32_t CCR; /**< Clock Configuration Register, offset: 0x40 */ member
DS32K146_LPSPI.h86 …__IO uint32_t CCR; /**< Clock Configuration Register, offset: 0x40 */ member
DS32K142W_LPSPI.h86 …__IO uint32_t CCR; /**< Clock Configuration Register, offset: 0x40 */ member
DS32K142_LPSPI.h86 …__IO uint32_t CCR; /**< Clock Configuration Register, offset: 0x40 */ member
DS32K144W_LPSPI.h86 …__IO uint32_t CCR; /**< Clock Configuration Register, offset: 0x40 */ member
DS32K142W_SCB.h84 …__IO uint32_t CCR; /**< Configuration and Control Register, offset: … member
DS32K142_SCB.h84 …__IO uint32_t CCR; /**< Configuration and Control Register, offset: … member
DS32K146_SCB.h84 …__IO uint32_t CCR; /**< Configuration and Control Register, offset: … member
DS32K148_SCB.h84 …__IO uint32_t CCR; /**< Configuration and Control Register, offset: … member
/hal_nxp-latest/mcux/mcux-sdk/devices/RW612/drivers/
Dfsl_power.c65 uint32_t CCR; member
/hal_nxp-latest/mcux/mcux-sdk/devices/RW610/drivers/
Dfsl_power.c65 uint32_t CCR; member
/hal_nxp-latest/mcux/mcux-sdk/CMSIS/Include/
Dcore_cm0.h348 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
Dcore_cm1.h348 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
Dcore_cm0plus.h366 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
Dcore_sc000.h354 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member
/hal_nxp-latest/mcux/mcux-sdk/CMSIS/Core/Include/
Dcore_cm0plus.h366 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */ member

123456789