Home
last modified time | relevance | path

Searched refs:reg_num (Results 1 – 10 of 10) sorted by relevance

/trusted-firmware-a-latest/drivers/arm/gic/v3/
Dgicv3_private.h385 unsigned int reg_num) in gicr_read_icenabler() argument
387 return mmio_read_32(base + GICR_ICENABLER + (reg_num << 2)); in gicr_read_icenabler()
390 static inline void gicr_write_icenabler(uintptr_t base, unsigned int reg_num, in gicr_write_icenabler() argument
393 mmio_write_32(base + GICR_ICENABLER + (reg_num << 2), val); in gicr_write_icenabler()
423 static inline unsigned int gicr_read_icfgr(uintptr_t base, unsigned int reg_num) in gicr_read_icfgr() argument
425 return mmio_read_32(base + GICR_ICFGR + (reg_num << 2)); in gicr_read_icfgr()
428 static inline void gicr_write_icfgr(uintptr_t base, unsigned int reg_num, in gicr_write_icfgr() argument
431 mmio_write_32(base + GICR_ICFGR + (reg_num << 2), val); in gicr_write_icfgr()
446 static inline void gicr_write_icpendr(uintptr_t base, unsigned int reg_num, in gicr_write_icpendr() argument
449 mmio_write_32(base + GICR_ICPENDR + (reg_num << 2), val); in gicr_write_icpendr()
[all …]
/trusted-firmware-a-latest/plat/xilinx/zynqmp/pm_service/
Dpm_client.c179 uint32_t reg_num; in pm_client_set_wakeup_sources() local
199 for (reg_num = 0U; reg_num < NUM_GICD_ISENABLER; reg_num++) { in pm_client_set_wakeup_sources()
200 uint32_t base_irq = reg_num << ISENABLER_SHIFT; in pm_client_set_wakeup_sources()
201 uint32_t reg = mmio_read_32(isenabler1 + (reg_num << 2U)); in pm_client_set_wakeup_sources()
/trusted-firmware-a-latest/plat/xilinx/common/pm_service/
Dpm_api_sys.c51 uint32_t reg_num, device_id; in pm_client_set_wakeup_sources() local
57 for (reg_num = 0U; reg_num < NUM_GICD_ISENABLER; reg_num++) { in pm_client_set_wakeup_sources()
58 uint32_t base_irq = reg_num << ISENABLER_SHIFT; in pm_client_set_wakeup_sources()
59 uint32_t reg = mmio_read_32(isenabler1 + (reg_num << 2)); in pm_client_set_wakeup_sources()
/trusted-firmware-a-latest/plat/mediatek/drivers/apusys/devapc/
Dapusys_dapc_v1.c52 void dump_apusys_dapc_v1(const char *name, uintptr_t base, uint32_t reg_num, uint32_t dom_num) in dump_apusys_dapc_v1() argument
61 for (i = 0; i <= reg_num; i++) { in dump_apusys_dapc_v1()
Dapusys_dapc_v1.h105 void dump_apusys_dapc_v1(const char *name, uintptr_t base, uint32_t reg_num, uint32_t dom_num);
/trusted-firmware-a-latest/plat/mediatek/drivers/cirq/
Dmt_cirq.c223 cirq_all_events.table[cirq_reg].reg_num = cirq_reg; in collect_all_wakeup_events()
325 mmio_write_32(CIRQ_SENS_CLR_BASE + (reg->reg_num * 4U), in __cirq_fast_clone()
342 cirq_id = (reg->reg_num << 5U) + cirq_bit; in __cirq_fast_clone()
511 (reg->reg_num << 2U)); in cirq_fast_sw_flush()
522 cirq_id = (reg->reg_num << 5U) + cirq_bit; in cirq_fast_sw_flush()
Dmt_cirq.h102 uint32_t reg_num; member
/trusted-firmware-a-latest/plat/mediatek/mt8192/drivers/apusys/
Dmtk_apusys_apc.c142 uint32_t reg_num; in dump_apusys_noc_dapc() local
145 reg_num = APUSYS_NOC_DAPC_AO_SLAVE_NUM / in dump_apusys_noc_dapc()
148 for (i = 0U; i <= reg_num; i++) { in dump_apusys_noc_dapc()
430 uint32_t reg_num; in dump_apusys_ao_apc() local
433 reg_num = APUSYS_APC_SYS0_AO_SLAVE_NUM / in dump_apusys_ao_apc()
436 for (i = 0U; i <= reg_num; i++) { in dump_apusys_ao_apc()
/trusted-firmware-a-latest/plat/mediatek/mt8192/drivers/devapc/
Ddevapc.c2466 int reg_num; in dump_infra_ao_apc() local
2469 reg_num = (SLAVE_NUM_INFRA_AO_SYS0 - 1) / MOD_NO_IN_1_DEVAPC; in dump_infra_ao_apc()
2471 for (i = 0; i <= reg_num; i++) { in dump_infra_ao_apc()
2480 reg_num = (SLAVE_NUM_INFRA_AO_SYS1 - 1) / MOD_NO_IN_1_DEVAPC; in dump_infra_ao_apc()
2482 for (i = 0; i <= reg_num; i++) { in dump_infra_ao_apc()
2491 reg_num = (SLAVE_NUM_INFRA_AO_SYS2 - 1) / MOD_NO_IN_1_DEVAPC; in dump_infra_ao_apc()
2493 for (i = 0; i <= reg_num; i++) { in dump_infra_ao_apc()
2508 int reg_num; in dump_peri_ao_apc() local
2511 reg_num = (SLAVE_NUM_PERI_AO_SYS0 - 1) / MOD_NO_IN_1_DEVAPC; in dump_peri_ao_apc()
2513 for (i = 0; i <= reg_num; i++) { in dump_peri_ao_apc()
[all …]
/trusted-firmware-a-latest/drivers/marvell/
Dmci.c64 #define MCI_INDIRECT_REG_CTRL_ADDR(reg_num) \ argument
65 (reg_num << MCI_INDIRECT_CTRL_REG_CHIPID_OFFSET)