Home
last modified time | relevance | path

Searched refs:lvl1_state (Results 1 – 8 of 8) sorted by relevance

/trusted-firmware-a-latest/plat/mediatek/mt8173/include/
Dmt8173_def.h129 #define mtk_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ argument
130 (((lvl1_state) << MTK_LOCAL_PSTATE_WIDTH) | \
135 lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \ argument
137 mtk_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
/trusted-firmware-a-latest/plat/qti/common/src/
Dqti_pm.c38 #define qti_make_pwrstate_lvl1(lvl1_state, lvl0_state, type) \ argument
39 (((lvl1_state) << QTI_LOCAL_PSTATE_WIDTH) | \
43 #define qti_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, type) \ argument
45 qti_make_pwrstate_lvl1(lvl1_state, lvl0_state, type))
48 #define qti_make_pwrstate_lvl3(lvl3_state, lvl2_state, lvl1_state, lvl0_state, type) \ argument
50 qti_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, type))
/trusted-firmware-a-latest/include/plat/arm/common/
Dplat_arm.h163 #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ argument
164 (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
168 #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \ argument
170 arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
/trusted-firmware-a-latest/plat/qemu/qemu_sbsa/
Dsbsa_pm.c47 #define qemu_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ argument
48 (((lvl1_state) << PLAT_LOCAL_PSTATE_WIDTH) | \
/trusted-firmware-a-latest/plat/qemu/common/
Dqemu_pm.c40 #define qemu_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ argument
41 (((lvl1_state) << PLAT_LOCAL_PSTATE_WIDTH) | \
/trusted-firmware-a-latest/plat/rpi/common/
Drpi3_pm.c40 #define rpi3_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ argument
41 (((lvl1_state) << PLAT_LOCAL_PSTATE_WIDTH) | \
/trusted-firmware-a-latest/plat/mediatek/mt8183/
Dplat_pm.c66 #define mtk_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ argument
67 (((lvl1_state) << MTK_LOCAL_PSTATE_WIDTH) | \
72 lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \ argument
74 mtk_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
/trusted-firmware-a-latest/plat/nuvoton/npcm845x/
Dnpcm845x_psci.c39 #define npcm845x_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \ argument
40 (((lvl1_state) << PLAT_LOCAL_PSTATE_WIDTH) | \