Home
last modified time | relevance | path

Searched refs:meminfo_t (Results 1 – 25 of 39) sorted by relevance

12

/trusted-firmware-a-3.7.0/plat/common/
Dplat_bl1_common.c83 meminfo_t *bl2_secram_layout; in bl1_plat_handle_post_image_load()
84 meminfo_t *bl1_secram_layout; in bl1_plat_handle_post_image_load()
108 bl2_secram_layout = (meminfo_t *) bl1_secram_layout->total_base; in bl1_plat_handle_post_image_load()
/trusted-firmware-a-3.7.0/plat/arm/board/fvp_r/
Dfvp_r_bl1_setup.c52 static meminfo_t bl1_tzram_layout;
211 meminfo_t *bl33_secram_layout; in bl1_plat_handle_post_image_load()
212 meminfo_t *bl1_secram_layout; in bl1_plat_handle_post_image_load()
236 bl33_secram_layout = (meminfo_t *) bl1_secram_layout->total_base; in bl1_plat_handle_post_image_load()
Dfvp_r_bl1_main.c98 void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout, in bl1_calc_bl2_mem_layout()
99 meminfo_t *bl2_mem_layout) in bl1_calc_bl2_mem_layout()
112 flush_dcache_range((uintptr_t)bl2_mem_layout, sizeof(meminfo_t)); in bl1_calc_bl2_mem_layout()
/trusted-firmware-a-3.7.0/plat/hisilicon/poplar/
Dbl1_plat_setup.c29 static meminfo_t bl1_tzram_layout;
30 static meminfo_t bl2_tzram_layout;
59 flush_dcache_range((uintptr_t)&bl2_tzram_layout, sizeof(meminfo_t)); in bl1_plat_handle_post_image_load()
Dbl2_plat_setup.c27 static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
/trusted-firmware-a-3.7.0/plat/marvell/armada/common/
Dmarvell_bl1_setup.c26 static meminfo_t bl1_ram_layout;
28 meminfo_t *bl1_plat_sec_mem_layout(void) in bl1_plat_sec_mem_layout()
Dmarvell_bl2_setup.c27 static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
35 meminfo_t *bl2_plat_sec_mem_layout(void) in bl2_plat_sec_mem_layout()
46 void marvell_bl2_early_platform_setup(meminfo_t *mem_layout) in marvell_bl2_early_platform_setup()
/trusted-firmware-a-3.7.0/plat/rpi/rpi3/
Drpi3_bl2_setup.c25 static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
53 meminfo_t *mem_layout = (meminfo_t *) arg1; in bl2_early_platform_setup2()
Drpi3_bl1_setup.c20 static meminfo_t bl1_tzram_layout;
22 meminfo_t *bl1_plat_sec_mem_layout(void) in bl1_plat_sec_mem_layout()
/trusted-firmware-a-3.7.0/plat/qemu/common/
Dqemu_bl1_setup.c41 static meminfo_t bl1_tzram_layout;
44 meminfo_t *bl1_plat_sec_mem_layout(void) in bl1_plat_sec_mem_layout()
Dqemu_bl2_setup.c53 static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
61 meminfo_t *mem_layout = (void *)arg1; in bl2_early_platform_setup2()
/trusted-firmware-a-3.7.0/plat/brcm/common/
Dbrcm_bl2_setup.c22 static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
48 meminfo_t *mem_layout) in bcm_bl2_early_platform_setup()
75 bcm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); in bl2_early_platform_setup2()
/trusted-firmware-a-3.7.0/include/bl1/
Dbl1.h98 void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout,
99 meminfo_t *bl2_mem_layout);
/trusted-firmware-a-3.7.0/plat/arm/board/a5ds/
Da5ds_bl2_setup.c12 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); in bl2_early_platform_setup2()
/trusted-firmware-a-3.7.0/bl1/
Dbl1_main.c45 void bl1_calc_bl2_mem_layout(const meminfo_t *bl1_mem_layout, in PMF_REGISTER_SERVICE()
46 meminfo_t *bl2_mem_layout) in PMF_REGISTER_SERVICE()
59 flush_dcache_range((uintptr_t)bl2_mem_layout, sizeof(meminfo_t)); in PMF_REGISTER_SERVICE()
/trusted-firmware-a-3.7.0/plat/arm/board/fvp_ve/
Dfvp_ve_bl2_setup.c18 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); in bl2_early_platform_setup2()
/trusted-firmware-a-3.7.0/plat/hisilicon/hikey/
Dhikey_bl1_setup.c30 static meminfo_t bl1_tzram_layout;
40 meminfo_t *bl1_plat_sec_mem_layout(void) in bl1_plat_sec_mem_layout()
/trusted-firmware-a-3.7.0/plat/arm/css/common/
Dcss_bl2u_setup.c25 void bl2u_early_platform_setup(meminfo_t *mem_layout, void *plat_info) in bl2u_early_platform_setup()
Dcss_bl2_setup.c59 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); in bl2_early_platform_setup2()
/trusted-firmware-a-3.7.0/plat/arm/common/
Darm_bl2_el3_setup.c24 static meminfo_t bl2_el3_tzram_layout;
Darm_bl2_setup.c33 static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
98 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); in bl2_early_platform_setup2()
Darm_bl1_setup.c59 static meminfo_t bl1_tzram_layout;
/trusted-firmware-a-3.7.0/include/plat/marvell/armada/a3k/common/
Dplat_marvell.h64 void marvell_bl2_early_platform_setup(meminfo_t *mem_layout);
/trusted-firmware-a-3.7.0/plat/hisilicon/hikey960/
Dhikey960_bl1_setup.c43 static meminfo_t bl1_tzram_layout;
64 meminfo_t *bl1_plat_sec_mem_layout(void) in bl1_plat_sec_mem_layout()
/trusted-firmware-a-3.7.0/include/plat/marvell/armada/a8k/common/
Dplat_marvell.h80 void marvell_bl2_early_platform_setup(meminfo_t *mem_layout);

12