Home
last modified time | relevance | path

Searched refs:clock (Results 1 – 25 of 74) sorted by relevance

123

/trusted-firmware-a-3.4.0/fdts/
Drtsm_ve-motherboard.dtsi33 compatible = "fixed-clock";
34 #clock-cells = <0>;
35 clock-frequency = <24000000>;
36 clock-output-names = "v2m:clk24mhz";
40 compatible = "fixed-clock";
41 #clock-cells = <0>;
42 clock-frequency = <1000000>;
43 clock-output-names = "v2m:refclk1mhz";
47 compatible = "fixed-clock";
48 #clock-cells = <0>;
[all …]
Dfvp-foundation-motherboard.dtsi21 compatible = "fixed-clock";
22 #clock-cells = <0>;
23 clock-frequency = <24000000>;
24 clock-output-names = "v2m:clk24mhz";
28 compatible = "fixed-clock";
29 #clock-cells = <0>;
30 clock-frequency = <1000000>;
31 clock-output-names = "v2m:refclk1mhz";
35 compatible = "fixed-clock";
36 #clock-cells = <0>;
[all …]
Drtsm_ve-motherboard-aarch32.dtsi34 compatible = "fixed-clock";
35 #clock-cells = <0>;
36 clock-frequency = <24000000>;
37 clock-output-names = "v2m:clk24mhz";
41 compatible = "fixed-clock";
42 #clock-cells = <0>;
43 clock-frequency = <1000000>;
44 clock-output-names = "v2m:refclk1mhz";
48 compatible = "fixed-clock";
49 #clock-cells = <0>;
[all …]
Dcorstone700.dtsi51 compatible = "fixed-clock";
52 #clock-cells = <0>;
53 clock-frequency = <100000000>;
54 clock-output-names = "apb_pclk";
58 /* Reference 24MHz clock x 2 */
59 compatible = "fixed-clock";
60 #clock-cells = <0>;
61 clock-frequency = <48000000>;
62 clock-output-names = "smclk";
66 /* UART clock - 32MHz */
[all …]
Dfvp-ve-Cortex-A5x1.dts38 clock-names = "pxlclk";
66 /* CPU and internal AXI reference clock */
70 #clock-cells = <0>;
71 clock-output-names = "oscclk0";
75 /* Multiplexed AXI master clock */
79 #clock-cells = <0>;
80 clock-output-names = "oscclk1";
88 #clock-cells = <0>;
89 clock-output-names = "oscclk2";
97 #clock-cells = <0>;
[all …]
Da5ds.dts68 compatible = "fixed-clock";
69 #clock-cells = <0>;
70 clock-frequency = <7500000>;
71 clock-output-names = "apb_pclk";
75 compatible = "fixed-clock";
76 #clock-cells = <0>;
77 clock-frequency = <24000000>;
78 clock-output-names = "apb_pclk";
82 compatible = "fixed-clock";
83 #clock-cells = <0>;
[all …]
Dn1sdp-single-chip.dts34 compatible = "fixed-clock";
35 #clock-cells = <0>;
36 clock-frequency = <60000000>;
37 clock-output-names = "iofpga_clk";
41 compatible = "fixed-clock";
42 #clock-cells = <0>;
43 clock-frequency = <23750000>;
44 clock-output-names = "hdlcdclk";
52 clock-names = "pxlclk";
66 clock-frequency = <400000>;
Dmorello.dtsi62 clock-names = "apb_pclk";
85 compatible = "fixed-clock";
86 #clock-cells = <0>;
87 clock-frequency = <50000000>;
88 clock-output-names = "apb_pclk";
92 compatible = "fixed-clock";
93 #clock-cells = <0>;
94 clock-frequency = <50000000>;
95 clock-output-names = "uartclk";
103 clock-names = "uartclk", "apb_pclk";
Dtc.dts245 clock-names = "apb_pclk";
257 clock-names = "apb_pclk";
280 #clock-cells = <1>;
285 #clock-cells = <1>;
310 compatible = "fixed-clock";
311 #clock-cells = <0>;
312 clock-frequency = <100000000>;
313 clock-output-names = "apb_pclk";
317 compatible = "fixed-clock";
318 #clock-cells = <0>;
[all …]
Darm_fpga.dts68 compatible = "fixed-clock";
69 #clock-cells = <0>;
70 clock-frequency = <100000000>;
71 clock-output-names = "apb_pclk";
75 compatible = "fixed-clock";
76 #clock-cells = <0>;
77 clock-frequency = <10000000>;
78 clock-output-names = "uartclk";
86 clock-names = "uartclk", "apb_pclk";
Dfvp-ve-Cortex-A7x1.dts45 /* Reference 24MHz clock x 2 */
46 compatible = "fixed-clock";
47 #clock-cells = <0>;
48 clock-frequency = <48000000>;
49 clock-output-names = "smclk";
Dstm32mp131.dtsi6 #include <dt-bindings/clock/stm32mp13-clks.h>
23 clock-names = "cpu";
31 #clock-cells = <0>;
32 compatible = "fixed-clock";
33 clock-frequency = <4000000>;
37 #clock-cells = <0>;
38 compatible = "fixed-clock";
39 clock-frequency = <24000000>;
43 #clock-cells = <0>;
44 compatible = "fixed-clock";
[all …]
Dstm32mp151.dtsi7 #include <dt-bindings/clock/stm32mp1-clks.h>
42 #clock-cells = <0>;
43 compatible = "fixed-clock";
44 clock-frequency = <24000000>;
48 #clock-cells = <0>;
49 compatible = "fixed-clock";
50 clock-frequency = <64000000>;
54 #clock-cells = <0>;
55 compatible = "fixed-clock";
56 clock-frequency = <32768>;
[all …]
Dmorello-fvp.dts131 clock-names = "KMIREFCLK", "apb_pclk";
139 clock-names = "KMIREFCLK", "apb_pclk";
153 #clock-cells = <1>;
159 compatible = "fixed-clock";
160 #clock-cells = <0>;
161 clock-frequency = <24000000>;
162 clock-output-names = "bp:clock24mhz";
Dn1sdp.dtsi71 compatible = "fixed-clock";
72 #clock-cells = <0>;
73 clock-frequency = <100000000>;
74 clock-output-names = "apb_pclk";
78 compatible = "fixed-clock";
79 #clock-cells = <0>;
80 clock-frequency = <50000000>;
81 clock-output-names = "uartclk";
206 clock-names = "uartclk", "apb_pclk";
Dmorello-soc.dts167 clock-names = "aclk";
174 clock-names = "pxclk";
194 clock-frequency = <100000>;
212 /* 77.1 MHz derived from 24 MHz reference clock */
213 compatible = "fixed-clock";
214 #clock-cells = <0>;
215 clock-frequency = <350000000>;
216 clock-output-names = "aclk";
229 #clock-cells = <1>;
233 #clock-cells = <1>;
/trusted-firmware-a-3.4.0/plat/st/stm32mp1/
Dstm32mp1_scmi.c131 struct stm32_scmi_clk *clock; member
139 .clock = stm32_scmi0_clock,
145 .clock = stm32_scmi1_clock,
230 return &resource->clock[n]; in find_clock()
252 struct stm32_scmi_clk *clock = find_clock(agent_id, scmi_id); in plat_scmi_clock_get_name() local
254 if ((clock == NULL) || in plat_scmi_clock_get_name()
255 !stm32mp_nsec_can_access_clock(clock->clock_id)) { in plat_scmi_clock_get_name()
259 return clock->name; in plat_scmi_clock_get_name()
265 struct stm32_scmi_clk *clock = find_clock(agent_id, scmi_id); in plat_scmi_clock_rates_array() local
267 if (clock == NULL) { in plat_scmi_clock_rates_array()
[all …]
/trusted-firmware-a-3.4.0/drivers/st/crypto/
Dstm32_hash.c67 unsigned int clock; member
193 clk_enable(stm32_hash.clock); in stm32_hash_update()
235 clk_disable(stm32_hash.clock); in stm32_hash_update()
244 clk_enable(stm32_hash.clock); in stm32_hash_final()
249 clk_disable(stm32_hash.clock); in stm32_hash_final()
264 clk_disable(stm32_hash.clock); in stm32_hash_final()
284 clk_enable(stm32_hash.clock); in stm32_hash_init()
288 clk_disable(stm32_hash.clock); in stm32_hash_init()
318 if (hash_info.clock < 0) { in stm32_hash_register()
323 stm32_hash.clock = hash_info.clock; in stm32_hash_register()
[all …]
/trusted-firmware-a-3.4.0/drivers/st/iwdg/
Dstm32_iwdg.c34 unsigned long clock; member
65 clk_enable(iwdg->clock); in stm32_iwdg_refresh()
70 clk_disable(iwdg->clock); in stm32_iwdg_refresh()
98 iwdg->clock = (unsigned long)dt_info.clock; in stm32_iwdg_init()
/trusted-firmware-a-3.4.0/drivers/st/clk/
Dstm32mp1_clk.c855 unsigned long clock = 0; in get_clock_rate() local
864 clock = stm32mp1_clk_get_fixed(_HSI); in get_clock_rate()
867 clock = stm32mp1_clk_get_fixed(_HSE); in get_clock_rate()
870 clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); in get_clock_rate()
873 clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); in get_clock_rate()
877 clock >>= stm32mp1_mpu_div[clkdiv]; in get_clock_rate()
892 clock = stm32mp1_clk_get_fixed(_HSI); in get_clock_rate()
895 clock = stm32mp1_clk_get_fixed(_HSE); in get_clock_rate()
898 clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P); in get_clock_rate()
906 clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK]; in get_clock_rate()
[all …]
/trusted-firmware-a-3.4.0/plat/nvidia/tegra/include/drivers/
Dspe.h20 int console_spe_register(uintptr_t baseaddr, uint32_t clock, uint32_t baud,
/trusted-firmware-a-3.4.0/drivers/st/gpio/
Dstm32_gpio.c230 unsigned long clock = stm32_get_gpio_bank_clock(bank); in set_gpio() local
234 clk_enable(clock); in set_gpio()
283 clk_disable(clock); in set_gpio()
302 unsigned long clock = stm32_get_gpio_bank_clock(bank); in set_gpio_secure_cfg() local
306 clk_enable(clock); in set_gpio_secure_cfg()
314 clk_disable(clock); in set_gpio_secure_cfg()
/trusted-firmware-a-3.4.0/plat/imx/common/include/
Dimx_uart.h14 int console_imx_uart_register(uintptr_t baseaddr, uint32_t clock, uint32_t baud,
/trusted-firmware-a-3.4.0/include/drivers/renesas/rcar/console/
Dconsole.h20 int console_rcar_register(uintptr_t baseaddr, uint32_t clock, uint32_t baud,
/trusted-firmware-a-3.4.0/include/drivers/st/
Dstm32_console.h22 int console_stm32_register(uintptr_t baseaddr, uint32_t clock, uint32_t baud,

123