Searched refs:DMICLCTL_OFFSET (Results 1 – 6 of 6) sorted by relevance
143 sys_write32(sys_read32(dmic->shim_base + DMICLCTL_OFFSET) | in dai_dmic_claim_ownership()144 FIELD_PREP(DMICLCTL_OSEL, 0x3), dmic->shim_base + DMICLCTL_OFFSET); in dai_dmic_claim_ownership()150 sys_write32(sys_read32(dmic->shim_base + DMICLCTL_OFFSET) & in dai_dmic_release_ownership()151 ~DMICLCTL_OSEL, dmic->shim_base + DMICLCTL_OFFSET); in dai_dmic_release_ownership()267 sys_write32((sys_read32(dmic->shim_base + DMICLCTL_OFFSET) | DMICLCTL_DCGD), in dai_dmic_dis_clk_gating()268 dmic->shim_base + DMICLCTL_OFFSET); in dai_dmic_dis_clk_gating()279 sys_write32((sys_read32(dmic->shim_base + DMICLCTL_OFFSET) & ~DMICLCTL_DCGD), in dai_dmic_en_clk_gating()280 dmic->shim_base + DMICLCTL_OFFSET); in dai_dmic_en_clk_gating()305 sys_write32((sys_read32(base + DMICLCTL_OFFSET) | DMICLCTL_SPA), in dai_dmic_en_power()306 base + DMICLCTL_OFFSET); in dai_dmic_en_power()[all …]
291 val = sys_read32(dmic->shim_base + DMICLCTL_OFFSET); in dai_dmic_clock_select_set()294 sys_write32(val, dmic->shim_base + DMICLCTL_OFFSET); in dai_dmic_clock_select_set()310 val = sys_read32(dmic->shim_base + DMICLCTL_OFFSET); in dai_dmic_clock_select_get()
28 #define DMICLCTL_OFFSET 0x04 macro
25 #define DMICLCTL_OFFSET 0x04 macro
134 #define DMICLCTL_OFFSET 0x04 macro
335 #define DMICLCTL_OFFSET 0x04 macro