1 /**
2  * \file
3  *
4  * \brief Instance description for TCC2
5  *
6  * Copyright (c) 2016 Atmel Corporation,
7  *                    a wholly owned subsidiary of Microchip Technology Inc.
8  *
9  * \asf_license_start
10  *
11  * \page License
12  *
13  * Licensed under the Apache License, Version 2.0 (the "License");
14  * you may not use this file except in compliance with the License.
15  * You may obtain a copy of the Licence at
16  *
17  *     http://www.apache.org/licenses/LICENSE-2.0
18  *
19  * Unless required by applicable law or agreed to in writing, software
20  * distributed under the License is distributed on an "AS IS" BASIS,
21  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
22  * See the License for the specific language governing permissions and
23  * limitations under the License.
24  *
25  * \asf_license_stop
26  *
27  */
28 
29 #ifndef _SAML21_TCC2_INSTANCE_
30 #define _SAML21_TCC2_INSTANCE_
31 
32 /* ========== Register definition for TCC2 peripheral ========== */
33 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
34 #define REG_TCC2_CTRLA             (0x42001C00) /**< \brief (TCC2) Control A */
35 #define REG_TCC2_CTRLBCLR          (0x42001C04) /**< \brief (TCC2) Control B Clear */
36 #define REG_TCC2_CTRLBSET          (0x42001C05) /**< \brief (TCC2) Control B Set */
37 #define REG_TCC2_SYNCBUSY          (0x42001C08) /**< \brief (TCC2) Synchronization Busy */
38 #define REG_TCC2_FCTRLA            (0x42001C0C) /**< \brief (TCC2) Recoverable Fault A Configuration */
39 #define REG_TCC2_FCTRLB            (0x42001C10) /**< \brief (TCC2) Recoverable Fault B Configuration */
40 #define REG_TCC2_DRVCTRL           (0x42001C18) /**< \brief (TCC2) Driver Control */
41 #define REG_TCC2_DBGCTRL           (0x42001C1E) /**< \brief (TCC2) Debug Control */
42 #define REG_TCC2_EVCTRL            (0x42001C20) /**< \brief (TCC2) Event Control */
43 #define REG_TCC2_INTENCLR          (0x42001C24) /**< \brief (TCC2) Interrupt Enable Clear */
44 #define REG_TCC2_INTENSET          (0x42001C28) /**< \brief (TCC2) Interrupt Enable Set */
45 #define REG_TCC2_INTFLAG           (0x42001C2C) /**< \brief (TCC2) Interrupt Flag Status and Clear */
46 #define REG_TCC2_STATUS            (0x42001C30) /**< \brief (TCC2) Status */
47 #define REG_TCC2_COUNT             (0x42001C34) /**< \brief (TCC2) Count */
48 #define REG_TCC2_WAVE              (0x42001C3C) /**< \brief (TCC2) Waveform Control */
49 #define REG_TCC2_PER               (0x42001C40) /**< \brief (TCC2) Period */
50 #define REG_TCC2_CC0               (0x42001C44) /**< \brief (TCC2) Compare and Capture 0 */
51 #define REG_TCC2_CC1               (0x42001C48) /**< \brief (TCC2) Compare and Capture 1 */
52 #define REG_TCC2_PERBUF            (0x42001C6C) /**< \brief (TCC2) Period Buffer */
53 #define REG_TCC2_CCBUF0            (0x42001C70) /**< \brief (TCC2) Compare and Capture Buffer 0 */
54 #define REG_TCC2_CCBUF1            (0x42001C74) /**< \brief (TCC2) Compare and Capture Buffer 1 */
55 #else
56 #define REG_TCC2_CTRLA             (*(RwReg  *)0x42001C00UL) /**< \brief (TCC2) Control A */
57 #define REG_TCC2_CTRLBCLR          (*(RwReg8 *)0x42001C04UL) /**< \brief (TCC2) Control B Clear */
58 #define REG_TCC2_CTRLBSET          (*(RwReg8 *)0x42001C05UL) /**< \brief (TCC2) Control B Set */
59 #define REG_TCC2_SYNCBUSY          (*(RoReg  *)0x42001C08UL) /**< \brief (TCC2) Synchronization Busy */
60 #define REG_TCC2_FCTRLA            (*(RwReg  *)0x42001C0CUL) /**< \brief (TCC2) Recoverable Fault A Configuration */
61 #define REG_TCC2_FCTRLB            (*(RwReg  *)0x42001C10UL) /**< \brief (TCC2) Recoverable Fault B Configuration */
62 #define REG_TCC2_DRVCTRL           (*(RwReg  *)0x42001C18UL) /**< \brief (TCC2) Driver Control */
63 #define REG_TCC2_DBGCTRL           (*(RwReg8 *)0x42001C1EUL) /**< \brief (TCC2) Debug Control */
64 #define REG_TCC2_EVCTRL            (*(RwReg  *)0x42001C20UL) /**< \brief (TCC2) Event Control */
65 #define REG_TCC2_INTENCLR          (*(RwReg  *)0x42001C24UL) /**< \brief (TCC2) Interrupt Enable Clear */
66 #define REG_TCC2_INTENSET          (*(RwReg  *)0x42001C28UL) /**< \brief (TCC2) Interrupt Enable Set */
67 #define REG_TCC2_INTFLAG           (*(RwReg  *)0x42001C2CUL) /**< \brief (TCC2) Interrupt Flag Status and Clear */
68 #define REG_TCC2_STATUS            (*(RwReg  *)0x42001C30UL) /**< \brief (TCC2) Status */
69 #define REG_TCC2_COUNT             (*(RwReg  *)0x42001C34UL) /**< \brief (TCC2) Count */
70 #define REG_TCC2_WAVE              (*(RwReg  *)0x42001C3CUL) /**< \brief (TCC2) Waveform Control */
71 #define REG_TCC2_PER               (*(RwReg  *)0x42001C40UL) /**< \brief (TCC2) Period */
72 #define REG_TCC2_CC0               (*(RwReg  *)0x42001C44UL) /**< \brief (TCC2) Compare and Capture 0 */
73 #define REG_TCC2_CC1               (*(RwReg  *)0x42001C48UL) /**< \brief (TCC2) Compare and Capture 1 */
74 #define REG_TCC2_PERBUF            (*(RwReg  *)0x42001C6CUL) /**< \brief (TCC2) Period Buffer */
75 #define REG_TCC2_CCBUF0            (*(RwReg  *)0x42001C70UL) /**< \brief (TCC2) Compare and Capture Buffer 0 */
76 #define REG_TCC2_CCBUF1            (*(RwReg  *)0x42001C74UL) /**< \brief (TCC2) Compare and Capture Buffer 1 */
77 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
78 
79 /* ========== Instance parameters for TCC2 peripheral ========== */
80 #define TCC2_CC_NUM                 2        // Number of Compare/Capture units
81 #define TCC2_DITHERING              0        // Dithering feature implemented
82 #define TCC2_DMAC_ID_MC_0           20
83 #define TCC2_DMAC_ID_MC_1           21
84 #define TCC2_DMAC_ID_MC_LSB         20
85 #define TCC2_DMAC_ID_MC_MSB         21
86 #define TCC2_DMAC_ID_MC_SIZE        2
87 #define TCC2_DMAC_ID_OVF            19       // DMA overflow/underflow/retrigger trigger
88 #define TCC2_DTI                    0        // Dead-Time-Insertion feature implemented
89 #define TCC2_EXT                    0        // Coding of implemented extended features
90 #define TCC2_GCLK_ID                26       // Index of Generic Clock
91 #define TCC2_OTMX                   0        // Output Matrix feature implemented
92 #define TCC2_OW_NUM                 2        // Number of Output Waveforms
93 #define TCC2_PG                     0        // Pattern Generation feature implemented
94 #define TCC2_SIZE                   16
95 #define TCC2_SWAP                   0        // DTI outputs swap feature implemented
96 #define TCC2_TYPE                   0        // TCC type 0 : NA, 1 : Master, 2 : Slave
97 
98 #endif /* _SAML21_TCC2_INSTANCE_ */
99