1 /**
2  * \file
3  *
4  * \brief Instance description for TCC0
5  *
6  * Copyright (c) 2016 Atmel Corporation,
7  *                    a wholly owned subsidiary of Microchip Technology Inc.
8  *
9  * \asf_license_start
10  *
11  * \page License
12  *
13  * Licensed under the Apache License, Version 2.0 (the "License");
14  * you may not use this file except in compliance with the License.
15  * You may obtain a copy of the Licence at
16  *
17  *     http://www.apache.org/licenses/LICENSE-2.0
18  *
19  * Unless required by applicable law or agreed to in writing, software
20  * distributed under the License is distributed on an "AS IS" BASIS,
21  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
22  * See the License for the specific language governing permissions and
23  * limitations under the License.
24  *
25  * \asf_license_stop
26  *
27  */
28 
29 #ifndef _SAML21_TCC0_INSTANCE_
30 #define _SAML21_TCC0_INSTANCE_
31 
32 /* ========== Register definition for TCC0 peripheral ========== */
33 #if (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
34 #define REG_TCC0_CTRLA             (0x42001400) /**< \brief (TCC0) Control A */
35 #define REG_TCC0_CTRLBCLR          (0x42001404) /**< \brief (TCC0) Control B Clear */
36 #define REG_TCC0_CTRLBSET          (0x42001405) /**< \brief (TCC0) Control B Set */
37 #define REG_TCC0_SYNCBUSY          (0x42001408) /**< \brief (TCC0) Synchronization Busy */
38 #define REG_TCC0_FCTRLA            (0x4200140C) /**< \brief (TCC0) Recoverable Fault A Configuration */
39 #define REG_TCC0_FCTRLB            (0x42001410) /**< \brief (TCC0) Recoverable Fault B Configuration */
40 #define REG_TCC0_WEXCTRL           (0x42001414) /**< \brief (TCC0) Waveform Extension Configuration */
41 #define REG_TCC0_DRVCTRL           (0x42001418) /**< \brief (TCC0) Driver Control */
42 #define REG_TCC0_DBGCTRL           (0x4200141E) /**< \brief (TCC0) Debug Control */
43 #define REG_TCC0_EVCTRL            (0x42001420) /**< \brief (TCC0) Event Control */
44 #define REG_TCC0_INTENCLR          (0x42001424) /**< \brief (TCC0) Interrupt Enable Clear */
45 #define REG_TCC0_INTENSET          (0x42001428) /**< \brief (TCC0) Interrupt Enable Set */
46 #define REG_TCC0_INTFLAG           (0x4200142C) /**< \brief (TCC0) Interrupt Flag Status and Clear */
47 #define REG_TCC0_STATUS            (0x42001430) /**< \brief (TCC0) Status */
48 #define REG_TCC0_COUNT             (0x42001434) /**< \brief (TCC0) Count */
49 #define REG_TCC0_PATT              (0x42001438) /**< \brief (TCC0) Pattern */
50 #define REG_TCC0_WAVE              (0x4200143C) /**< \brief (TCC0) Waveform Control */
51 #define REG_TCC0_PER               (0x42001440) /**< \brief (TCC0) Period */
52 #define REG_TCC0_CC0               (0x42001444) /**< \brief (TCC0) Compare and Capture 0 */
53 #define REG_TCC0_CC1               (0x42001448) /**< \brief (TCC0) Compare and Capture 1 */
54 #define REG_TCC0_CC2               (0x4200144C) /**< \brief (TCC0) Compare and Capture 2 */
55 #define REG_TCC0_CC3               (0x42001450) /**< \brief (TCC0) Compare and Capture 3 */
56 #define REG_TCC0_PATTBUF           (0x42001464) /**< \brief (TCC0) Pattern Buffer */
57 #define REG_TCC0_PERBUF            (0x4200146C) /**< \brief (TCC0) Period Buffer */
58 #define REG_TCC0_CCBUF0            (0x42001470) /**< \brief (TCC0) Compare and Capture Buffer 0 */
59 #define REG_TCC0_CCBUF1            (0x42001474) /**< \brief (TCC0) Compare and Capture Buffer 1 */
60 #define REG_TCC0_CCBUF2            (0x42001478) /**< \brief (TCC0) Compare and Capture Buffer 2 */
61 #define REG_TCC0_CCBUF3            (0x4200147C) /**< \brief (TCC0) Compare and Capture Buffer 3 */
62 #else
63 #define REG_TCC0_CTRLA             (*(RwReg  *)0x42001400UL) /**< \brief (TCC0) Control A */
64 #define REG_TCC0_CTRLBCLR          (*(RwReg8 *)0x42001404UL) /**< \brief (TCC0) Control B Clear */
65 #define REG_TCC0_CTRLBSET          (*(RwReg8 *)0x42001405UL) /**< \brief (TCC0) Control B Set */
66 #define REG_TCC0_SYNCBUSY          (*(RoReg  *)0x42001408UL) /**< \brief (TCC0) Synchronization Busy */
67 #define REG_TCC0_FCTRLA            (*(RwReg  *)0x4200140CUL) /**< \brief (TCC0) Recoverable Fault A Configuration */
68 #define REG_TCC0_FCTRLB            (*(RwReg  *)0x42001410UL) /**< \brief (TCC0) Recoverable Fault B Configuration */
69 #define REG_TCC0_WEXCTRL           (*(RwReg  *)0x42001414UL) /**< \brief (TCC0) Waveform Extension Configuration */
70 #define REG_TCC0_DRVCTRL           (*(RwReg  *)0x42001418UL) /**< \brief (TCC0) Driver Control */
71 #define REG_TCC0_DBGCTRL           (*(RwReg8 *)0x4200141EUL) /**< \brief (TCC0) Debug Control */
72 #define REG_TCC0_EVCTRL            (*(RwReg  *)0x42001420UL) /**< \brief (TCC0) Event Control */
73 #define REG_TCC0_INTENCLR          (*(RwReg  *)0x42001424UL) /**< \brief (TCC0) Interrupt Enable Clear */
74 #define REG_TCC0_INTENSET          (*(RwReg  *)0x42001428UL) /**< \brief (TCC0) Interrupt Enable Set */
75 #define REG_TCC0_INTFLAG           (*(RwReg  *)0x4200142CUL) /**< \brief (TCC0) Interrupt Flag Status and Clear */
76 #define REG_TCC0_STATUS            (*(RwReg  *)0x42001430UL) /**< \brief (TCC0) Status */
77 #define REG_TCC0_COUNT             (*(RwReg  *)0x42001434UL) /**< \brief (TCC0) Count */
78 #define REG_TCC0_PATT              (*(RwReg16*)0x42001438UL) /**< \brief (TCC0) Pattern */
79 #define REG_TCC0_WAVE              (*(RwReg  *)0x4200143CUL) /**< \brief (TCC0) Waveform Control */
80 #define REG_TCC0_PER               (*(RwReg  *)0x42001440UL) /**< \brief (TCC0) Period */
81 #define REG_TCC0_CC0               (*(RwReg  *)0x42001444UL) /**< \brief (TCC0) Compare and Capture 0 */
82 #define REG_TCC0_CC1               (*(RwReg  *)0x42001448UL) /**< \brief (TCC0) Compare and Capture 1 */
83 #define REG_TCC0_CC2               (*(RwReg  *)0x4200144CUL) /**< \brief (TCC0) Compare and Capture 2 */
84 #define REG_TCC0_CC3               (*(RwReg  *)0x42001450UL) /**< \brief (TCC0) Compare and Capture 3 */
85 #define REG_TCC0_PATTBUF           (*(RwReg16*)0x42001464UL) /**< \brief (TCC0) Pattern Buffer */
86 #define REG_TCC0_PERBUF            (*(RwReg  *)0x4200146CUL) /**< \brief (TCC0) Period Buffer */
87 #define REG_TCC0_CCBUF0            (*(RwReg  *)0x42001470UL) /**< \brief (TCC0) Compare and Capture Buffer 0 */
88 #define REG_TCC0_CCBUF1            (*(RwReg  *)0x42001474UL) /**< \brief (TCC0) Compare and Capture Buffer 1 */
89 #define REG_TCC0_CCBUF2            (*(RwReg  *)0x42001478UL) /**< \brief (TCC0) Compare and Capture Buffer 2 */
90 #define REG_TCC0_CCBUF3            (*(RwReg  *)0x4200147CUL) /**< \brief (TCC0) Compare and Capture Buffer 3 */
91 #endif /* (defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
92 
93 /* ========== Instance parameters for TCC0 peripheral ========== */
94 #define TCC0_CC_NUM                 4        // Number of Compare/Capture units
95 #define TCC0_DITHERING              1        // Dithering feature implemented
96 #define TCC0_DMAC_ID_MC_0           12
97 #define TCC0_DMAC_ID_MC_1           13
98 #define TCC0_DMAC_ID_MC_2           14
99 #define TCC0_DMAC_ID_MC_3           15
100 #define TCC0_DMAC_ID_MC_LSB         12
101 #define TCC0_DMAC_ID_MC_MSB         15
102 #define TCC0_DMAC_ID_MC_SIZE        4
103 #define TCC0_DMAC_ID_OVF            11       // DMA overflow/underflow/retrigger trigger
104 #define TCC0_DTI                    1        // Dead-Time-Insertion feature implemented
105 #define TCC0_EXT                    31       // Coding of implemented extended features
106 #define TCC0_GCLK_ID                25       // Index of Generic Clock
107 #define TCC0_OTMX                   1        // Output Matrix feature implemented
108 #define TCC0_OW_NUM                 8        // Number of Output Waveforms
109 #define TCC0_PG                     1        // Pattern Generation feature implemented
110 #define TCC0_SIZE                   24
111 #define TCC0_SWAP                   1        // DTI outputs swap feature implemented
112 #define TCC0_TYPE                   1        // TCC type 0 : NA, 1 : Master, 2 : Slave
113 
114 #endif /* _SAML21_TCC0_INSTANCE_ */
115