Home
last modified time | relevance | path

Searched refs:XCHAL_CP6_SA_ALIGN (Results 1 – 15 of 15) sorted by relevance

/hal_xtensa-3.7.0/zephyr/soc/dc233c/xtensa/config/
Dtie.h61 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/zephyr/soc/intel_apl_adsp/xtensa/config/
Dtie.h61 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/zephyr/soc/nxp_rt500_adsp/xtensa/config/
Dtie.h61 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/src/hal/
Dstate.c58 XCHAL_CP6_SA_ALIGN,
/hal_xtensa-3.7.0/zephyr/soc/mt8195_adsp/xtensa/config/
Dtie.h61 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/zephyr/soc/mimx8ml8/xtensa/config/
Dtie.h59 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/zephyr/soc/intel_ace15_mtpm/xtensa/config/
Dtie.h61 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/zephyr/soc/nxp_imx_adsp/xtensa/config/
Dtie.h59 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/zephyr/soc/nxp_rt600_adsp/xtensa/config/
Dtie.h61 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/zephyr/soc/nxp_imx8ulp_adsp/xtensa/config/
Dtie.h59 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/zephyr/soc/intel_icl_adsp/xtensa/config/
Dtie.h64 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/zephyr/soc/intel_tgl_adsp/xtensa/config/
Dtie.h64 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/zephyr/soc/intel_cnl_adsp/xtensa/config/
Dtie.h64 #define XCHAL_CP6_SA_ALIGN 1 macro
/hal_xtensa-3.7.0/include/xtensa/
Dxtruntime-core-state.h196 STRUCT_AFIELD_A(char,1,XCHAL_CP6_SA_ALIGN,CS_SA_,cp6,XCHAL_CP6_SA_SIZE)
/hal_xtensa-3.7.0/include/xtensa/config/
Dcore.h1309 #define XCHAL_CP6_SA_ALIGN 1 macro