Home
last modified time | relevance | path

Searched refs:__IO (Results 1 – 7 of 7) sorted by relevance

/hal_ti-latest/simplelink/source/ti/devices/msp432p4xx/inc/
Dmsp432p401m.h327 #define BITBAND_SRAM(x, b) (*((__IO uint32_t *) (BITBAND_SRAM_BASE + (((uint32_t)(uint32_t *)&(x)…
329 #define BITBAND_PERI(x, b) (*((__IO uint8_t *) (BITBAND_PERI_BASE + (((uint32_t)(uint32_t *)&(x)…
351__IO uint32_t CTL0; /*!< Control 0 Regi…
352__IO uint32_t CTL1; /*!< Control 1 Regi…
353__IO uint32_t LO0; /*!< Window Compara…
354__IO uint32_t HI0; /*!< Window Compara…
355__IO uint32_t LO1; /*!< Window Compara…
356__IO uint32_t HI1; /*!< Window Compara…
357__IO uint32_t MCTL[32]; /*!< Conversion Mem…
358__IO uint32_t MEM[32]; /*!< Conversion Mem…
[all …]
Dmsp432p401r.h327 #define BITBAND_SRAM(x, b) (*((__IO uint32_t *) (BITBAND_SRAM_BASE + (((uint32_t)(uint32_t *)&(x)…
329 #define BITBAND_PERI(x, b) (*((__IO uint8_t *) (BITBAND_PERI_BASE + (((uint32_t)(uint32_t *)&(x)…
351__IO uint32_t CTL0; /*!< Control 0 Regi…
352__IO uint32_t CTL1; /*!< Control 1 Regi…
353__IO uint32_t LO0; /*!< Window Compara…
354__IO uint32_t HI0; /*!< Window Compara…
355__IO uint32_t LO1; /*!< Window Compara…
356__IO uint32_t HI1; /*!< Window Compara…
357__IO uint32_t MCTL[32]; /*!< Conversion Mem…
358__IO uint32_t MEM[32]; /*!< Conversion Mem…
[all …]
Dmsp432p4111.h319 #define BITBAND_SRAM(x, b) (*((__IO uint32_t *) (BITBAND_SRAM_BASE + (((uint32_t)(uint32_t *)&(x)…
321 #define BITBAND_PERI(x, b) (*((__IO uint8_t *) (BITBAND_PERI_BASE + (((uint32_t)(uint32_t *)&(x)…
343__IO uint32_t CTL0; /*!< Control 0 Regi…
344__IO uint32_t CTL1; /*!< Control 1 Regi…
345__IO uint32_t LO0; /*!< Window Compara…
346__IO uint32_t HI0; /*!< Window Compara…
347__IO uint32_t LO1; /*!< Window Compara…
348__IO uint32_t HI1; /*!< Window Compara…
349__IO uint32_t MCTL[32]; /*!< Conversion Mem…
350__IO uint32_t MEM[32]; /*!< Conversion Mem…
[all …]
Dmsp432p411v.h319 #define BITBAND_SRAM(x, b) (*((__IO uint32_t *) (BITBAND_SRAM_BASE + (((uint32_t)(uint32_t *)&(x)…
321 #define BITBAND_PERI(x, b) (*((__IO uint8_t *) (BITBAND_PERI_BASE + (((uint32_t)(uint32_t *)&(x)…
343__IO uint32_t CTL0; /*!< Control 0 Regi…
344__IO uint32_t CTL1; /*!< Control 1 Regi…
345__IO uint32_t LO0; /*!< Window Compara…
346__IO uint32_t HI0; /*!< Window Compara…
347__IO uint32_t LO1; /*!< Window Compara…
348__IO uint32_t HI1; /*!< Window Compara…
349__IO uint32_t MCTL[32]; /*!< Conversion Mem…
350__IO uint32_t MEM[32]; /*!< Conversion Mem…
[all …]
Dmsp432p411y.h319 #define BITBAND_SRAM(x, b) (*((__IO uint32_t *) (BITBAND_SRAM_BASE + (((uint32_t)(uint32_t *)&(x)…
321 #define BITBAND_PERI(x, b) (*((__IO uint8_t *) (BITBAND_PERI_BASE + (((uint32_t)(uint32_t *)&(x)…
343__IO uint32_t CTL0; /*!< Control 0 Regi…
344__IO uint32_t CTL1; /*!< Control 1 Regi…
345__IO uint32_t LO0; /*!< Window Compara…
346__IO uint32_t HI0; /*!< Window Compara…
347__IO uint32_t LO1; /*!< Window Compara…
348__IO uint32_t HI1; /*!< Window Compara…
349__IO uint32_t MCTL[32]; /*!< Conversion Mem…
350__IO uint32_t MEM[32]; /*!< Conversion Mem…
[all …]
Dmsp432p4xx.h324 #define BITBAND_SRAM(x, b) (*((__IO uint32_t *) (BITBAND_SRAM_BASE + (((uint32_t)(uint32_t *)&(x)…
326 #define BITBAND_PERI(x, b) (*((__IO uint8_t *) (BITBAND_PERI_BASE + (((uint32_t)(uint32_t *)&(x)…
343__IO uint32_t CTL0; /*!< Control 0 Regi…
344__IO uint32_t CTL1; /*!< Control 1 Regi…
345__IO uint32_t LO0; /*!< Window Compara…
346__IO uint32_t HI0; /*!< Window Compara…
347__IO uint32_t LO1; /*!< Window Compara…
348__IO uint32_t HI1; /*!< Window Compara…
349__IO uint32_t MCTL[32]; /*!< Conversion Mem…
350__IO uint32_t MEM[32]; /*!< Conversion Mem…
[all …]
/hal_ti-latest/simplelink_lpf3/source/ti/devices/cc23x0r5/cmsis/core/
Dcore_cm0plus.h175 #define __IO volatile /*!< Defines 'read / write' permissions */ macro