Home
last modified time | relevance | path

Searched refs:ETH_MACMDIOAR_CR_DIV26 (Results 1 – 25 of 55) sorted by relevance

123

/hal_stm32-latest/stm32cube/stm32h7xx/drivers/src/Legacy/
Dstm32h7xx_hal_eth.c2072 tmpreg |= (uint32_t)ETH_MACMDIOAR_CR_DIV26; in HAL_ETH_SetMDIOClockRange()
2623 tmpreg |= (uint32_t)ETH_MACMDIOAR_CR_DIV26; in ETH_MAC_MDIO_ClkConfig()
/hal_stm32-latest/stm32cube/stm32h7rsxx/drivers/src/
Dstm32h7rsxx_hal_eth.c2407 tmpreg |= (uint32_t)ETH_MACMDIOAR_CR_DIV26; in HAL_ETH_SetMDIOClockRange()
/hal_stm32-latest/stm32cube/stm32h7xx/drivers/src/
Dstm32h7xx_hal_eth.c2463 tmpreg |= (uint32_t)ETH_MACMDIOAR_CR_DIV26; in HAL_ETH_SetMDIOClockRange()
/hal_stm32-latest/stm32cube/stm32h5xx/drivers/src/
Dstm32h5xx_hal_eth.c2425 tmpreg |= (uint32_t)ETH_MACMDIOAR_CR_DIV26; in HAL_ETH_SetMDIOClockRange()
/hal_stm32-latest/stm32cube/stm32n6xx/drivers/src/
Dstm32n6xx_hal_eth.c2574 tmpreg |= (uint32_t)ETH_MACMDIOAR_CR_DIV26; in HAL_ETH_SetMDIOClockRange()
/hal_stm32-latest/stm32cube/stm32h7rsxx/soc/
Dstm32h7r3xx.h6339 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h7s7xx.h6863 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h7s3xx.h6784 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h7r7xx.h6416 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
/hal_stm32-latest/stm32cube/stm32h7xx/soc/
Dstm32h730xxq.h7921 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h733xx.h7920 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h725xx.h7667 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h730xx.h7920 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h735xx.h7921 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h742xx.h7393 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h723xx.h7666 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h750xx.h7681 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h753xx.h7681 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h745xx.h7595 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h745xg.h7595 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h743xx.h7488 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h755xx.h7788 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h757xx.h7871 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
/hal_stm32-latest/stm32cube/stm32h5xx/soc/
Dstm32h573xx.h6812 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro
Dstm32h563xx.h6403 #define ETH_MACMDIOAR_CR_DIV26 ETH_MACMDIOAR_CR_DIV26_Msk /* CSR clock/26 */ macro

123