Home
last modified time | relevance | path

Searched refs:DMA_SxCR_DBM_Pos (Results 1 – 25 of 87) sorted by relevance

1234

/hal_stm32-latest/stm32cube/stm32f4xx/soc/
Dstm32f410cx.h1497 #define DMA_SxCR_DBM_Pos (18U) macro
1498 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f410rx.h1497 #define DMA_SxCR_DBM_Pos (18U) macro
1498 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f410tx.h1487 #define DMA_SxCR_DBM_Pos (18U) macro
1488 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f401xc.h1438 #define DMA_SxCR_DBM_Pos (18U) macro
1439 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f401xe.h1438 #define DMA_SxCR_DBM_Pos (18U) macro
1439 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f411xe.h1441 #define DMA_SxCR_DBM_Pos (18U) macro
1442 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f405xx.h5530 #define DMA_SxCR_DBM_Pos (18U) macro
5531 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f412cx.h5591 #define DMA_SxCR_DBM_Pos (18U) macro
5592 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f415xx.h5712 #define DMA_SxCR_DBM_Pos (18U) macro
5713 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f423xx.h5984 #define DMA_SxCR_DBM_Pos (18U) macro
5985 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f407xx.h5830 #define DMA_SxCR_DBM_Pos (18U) macro
5831 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f412zx.h5651 #define DMA_SxCR_DBM_Pos (18U) macro
5652 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f412rx.h5645 #define DMA_SxCR_DBM_Pos (18U) macro
5646 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f412vx.h5647 #define DMA_SxCR_DBM_Pos (18U) macro
5648 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f413xx.h5948 #define DMA_SxCR_DBM_Pos (18U) macro
5949 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f427xx.h5921 #define DMA_SxCR_DBM_Pos (18U) macro
5922 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
/hal_stm32-latest/stm32cube/stm32f2xx/soc/
Dstm32f215xx.h5682 #define DMA_SxCR_DBM_Pos (18U) macro
5683 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f205xx.h5532 #define DMA_SxCR_DBM_Pos (18U) macro
5533 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f207xx.h5831 #define DMA_SxCR_DBM_Pos (18U) macro
5832 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f217xx.h5981 #define DMA_SxCR_DBM_Pos (18U) macro
5982 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
/hal_stm32-latest/stm32cube/stm32f7xx/soc/
Dstm32f723xx.h5502 #define DMA_SxCR_DBM_Pos (18U) macro
5503 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f722xx.h5486 #define DMA_SxCR_DBM_Pos (18U) macro
5487 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f730xx.h5716 #define DMA_SxCR_DBM_Pos (18U) macro
5717 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f733xx.h5716 #define DMA_SxCR_DBM_Pos (18U) macro
5717 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
Dstm32f732xx.h5700 #define DMA_SxCR_DBM_Pos (18U) macro
5701 #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */

1234