Home
last modified time | relevance | path

Searched refs:DMA_IFCR_CHTIF1_Pos (Results 1 – 25 of 160) sorted by relevance

1234567

/hal_stm32-latest/stm32cube/stm32f1xx/soc/
Dstm32f101x6.h2923 #define DMA_IFCR_CHTIF1_Pos (2U) macro
2924 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f101xb.h2985 #define DMA_IFCR_CHTIF1_Pos (2U) macro
2986 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f100xb.h3137 #define DMA_IFCR_CHTIF1_Pos (2U) macro
3138 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f102x6.h2972 #define DMA_IFCR_CHTIF1_Pos (2U) macro
2973 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f100xe.h3484 #define DMA_IFCR_CHTIF1_Pos (2U) macro
3485 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f101xg.h3456 #define DMA_IFCR_CHTIF1_Pos (2U) macro
3457 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f101xe.h3380 #define DMA_IFCR_CHTIF1_Pos (2U) macro
3381 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
/hal_stm32-latest/stm32cube/stm32f0xx/soc/
Dstm32f030x6.h1028 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1029 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f030x8.h1050 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1051 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f070x6.h1073 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1074 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f031x6.h1044 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1045 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f030xc.h1069 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1070 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f038xx.h1043 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1044 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32f070xb.h1105 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1106 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
/hal_stm32-latest/stm32cube/stm32l0xx/soc/
Dstm32l041xx.h1310 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1311 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32l010x8.h1073 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1074 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32l010xb.h1081 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1082 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32l011xx.h1146 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1147 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32l021xx.h1274 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1275 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32l031xx.h1182 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1183 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32l051xx.h1223 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1224 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32l010x4.h1065 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1066 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32l010x6.h1071 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1072 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32l081xx.h1382 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1383 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Dstm32l071xx.h1254 #define DMA_IFCR_CHTIF1_Pos (2U) macro
1255 #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */

1234567