Home
last modified time | relevance | path

Searched refs:DDRPHYC_ZQ0CR1_ZPROG_5 (Results 1 – 24 of 24) sorted by relevance

/hal_stm32-latest/stm32cube/stm32mp1xx/soc/
Dstm32mp151dxx_ca7.h9401 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp151fxx_cm4.h9564 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp151axx_ca7.h9401 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp151axx_cm4.h9367 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp151dxx_cm4.h9367 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp151cxx_ca7.h9598 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp151cxx_cm4.h9564 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp151fxx_ca7.h9598 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp153axx_ca7.h10952 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp153axx_cm4.h10918 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp153cxx_ca7.h11149 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp153cxx_cm4.h11115 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp153dxx_ca7.h10952 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp153dxx_cm4.h10918 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp153fxx_ca7.h11149 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp153fxx_cm4.h11115 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp157axx_ca7.h11067 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp157axx_cm4.h11033 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp157cxx_ca7.h11264 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp157cxx_cm4.h11230 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp157dxx_ca7.h11067 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp157dxx_cm4.h11033 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp157fxx_ca7.h11264 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro
Dstm32mp157fxx_cm4.h11230 #define DDRPHYC_ZQ0CR1_ZPROG_5 (0x20UL << DDRPHYC_ZQ0CR1_ZPROG_Pos) /*!< 0x00000020 */ macro