Home
last modified time | relevance | path

Searched refs:I2C_CR1_ADDRIE (Results 1 – 25 of 230) sorted by relevance

12345678910

/hal_stm32-3.4.0/stm32cube/stm32wlxx/drivers/include/
Dstm32wlxx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
Dstm32wlxx_hal_smbus.h370 #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE
/hal_stm32-3.4.0/stm32cube/stm32l5xx/drivers/include/
Dstm32l5xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
Dstm32l5xx_hal_smbus.h370 #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE
/hal_stm32-3.4.0/stm32cube/stm32h7xx/drivers/include/
Dstm32h7xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
Dstm32h7xx_hal_smbus.h370 #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE
/hal_stm32-3.4.0/stm32cube/stm32c0xx/drivers/include/
Dstm32c0xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
Dstm32c0xx_hal_smbus.h369 #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE
/hal_stm32-3.4.0/stm32cube/stm32f0xx/drivers/include/
Dstm32f0xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1357 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1368 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1379 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
Dstm32f0xx_hal_smbus.h370 #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE
/hal_stm32-3.4.0/stm32cube/stm32mp1xx/drivers/include/
Dstm32mp1xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
Dstm32mp1xx_hal_smbus.h370 #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE
/hal_stm32-3.4.0/stm32cube/stm32wbxx/drivers/include/
Dstm32wbxx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
Dstm32wbxx_hal_smbus.h370 #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE
/hal_stm32-3.4.0/stm32cube/stm32g4xx/drivers/include/
Dstm32g4xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
Dstm32g4xx_hal_smbus.h370 #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE
/hal_stm32-3.4.0/stm32cube/stm32l4xx/drivers/include/
Dstm32l4xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
/hal_stm32-3.4.0/stm32cube/stm32f3xx/drivers/include/
Dstm32f3xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
Dstm32f3xx_hal_smbus.h370 #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE
/hal_stm32-3.4.0/stm32cube/stm32g0xx/drivers/include/
Dstm32g0xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
Dstm32g0xx_hal_smbus.h370 #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE
/hal_stm32-3.4.0/stm32cube/stm32f7xx/drivers/include/
Dstm32f7xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1315 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1326 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1337 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
/hal_stm32-3.4.0/stm32cube/stm32h5xx/drivers/include/
Dstm32h5xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1456 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1467 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1478 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
/hal_stm32-3.4.0/stm32cube/stm32l0xx/drivers/include/
Dstm32l0xx_ll_i2c.h168 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1355 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1366 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1377 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()
/hal_stm32-3.4.0/stm32cube/stm32u5xx/drivers/include/
Dstm32u5xx_ll_i2c.h169 #define LL_I2C_CR1_ADDRIE I2C_CR1_ADDRIE /*!< Address match Interrupt en…
1527 SET_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_EnableIT_ADDR()
1538 CLEAR_BIT(I2Cx->CR1, I2C_CR1_ADDRIE); in LL_I2C_DisableIT_ADDR()
1549 return ((READ_BIT(I2Cx->CR1, I2C_CR1_ADDRIE) == (I2C_CR1_ADDRIE)) ? 1UL : 0UL); in LL_I2C_IsEnabledIT_ADDR()

12345678910