Home
last modified time | relevance | path

Searched refs:__IOM (Results 1 – 25 of 878) sorted by relevance

12345678910>>...36

/hal_silabs-latest/wiseconnect/components/device/silabs/si91x/mcu/core/chip/inc/
Dsi91x_device.h169 #ifndef __IOM /*!< Fallback for older CMSIS versions */
170 #define __IOM __IO macro
214 __IOM unsigned int PWM_DEADTIME_A; /*!< (@ 0x00000000) PWM deadtime for A and
218 __IOM unsigned int DEADTIME_A_CH : 6; /*!< [5..0] Dead time A value to load into dead
220 __IOM unsigned int RESERVED1 : 26; /*!< [31..6] reserved1 */
225 __IOM unsigned int PWM_DEADTIME_B; /*!< (@ 0x00000004) PWM deadtime for B and
229 __IOM unsigned int DEADTIME_B_CH : 6; /*!< [5..0] Dead time B value to load into deadtime
231 __IOM unsigned int RESERVED1 : 26; /*!< [31..6] reserved1 */
241 __IOM unsigned int INTERRUPT_REG; /*!< (@ 0x00000000) Interrupt Register */
244 __IOM unsigned int GPDMAC_INT_STAT : 8; /*!< [7..0] Interrupt Status */
[all …]
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32FG23/Include/
Defr32fg23_prs.h46__IOM uint32_t CTRL; /**< Async Channel Control Register …
51__IOM uint32_t CTRL; /**< Sync Channel Control Register …
58__IOM uint32_t ASYNC_SWPULSE; /**< Software Pulse Register …
59__IOM uint32_t ASYNC_SWLEVEL; /**< Software Level Register …
64__IOM uint32_t CONSUMER_CMU_CALDN; /**< CALDN consumer register …
65__IOM uint32_t CONSUMER_CMU_CALUP; /**< CALUP Consumer register …
66__IOM uint32_t CONSUMER_EUSART0_CLK; /**< CLK consumer register …
67__IOM uint32_t CONSUMER_EUSART0_RX; /**< RX Consumer register …
68__IOM uint32_t CONSUMER_EUSART0_TRIGGER; /**< TRIGGER Consumer register …
69__IOM uint32_t CONSUMER_EUSART1_CLK; /**< CLK consumer register …
[all …]
Defr32fg23_lcd.h47__IOM uint32_t EN; /**< Enable …
48__IOM uint32_t SWRST; /**< Software Reset …
49__IOM uint32_t CTRL; /**< Control Register …
50__IOM uint32_t CMD; /**< Command register …
51__IOM uint32_t DISPCTRL; /**< Display Control Register …
52__IOM uint32_t BACFG; /**< Blink and Animation Config Register …
53__IOM uint32_t BACTRL; /**< Blink and Animation Control Register …
55__IOM uint32_t AREGA; /**< Animation Register A …
56__IOM uint32_t AREGB; /**< Animation Register B …
57__IOM uint32_t IF; /**< Interrupt Enable Register …
[all …]
Defr32fg23_letimer.h47__IOM uint32_t EN; /**< module en …
48__IOM uint32_t SWRST; /**< Software Reset Register …
49__IOM uint32_t CTRL; /**< Control Register …
50__IOM uint32_t CMD; /**< Command Register …
52__IOM uint32_t CNT; /**< Counter Value Register …
53__IOM uint32_t COMP0; /**< Compare Value Register 0 …
54__IOM uint32_t COMP1; /**< Compare Value Register 1 …
55__IOM uint32_t TOP; /**< Counter TOP Value Register …
56__IOM uint32_t TOPBUFF; /**< Buffered Counter TOP Value …
57__IOM uint32_t REP0; /**< Repeat Counter Register 0 …
[all …]
Defr32fg23_msc.h47__IOM uint32_t READCTRL; /**< Read Control Register …
48__IOM uint32_t RDATACTRL; /**< Read Data Control Register …
49__IOM uint32_t WRITECTRL; /**< Write Control Register …
50__IOM uint32_t WRITECMD; /**< Write Command Register …
51__IOM uint32_t ADDRB; /**< Page Erase/Write Address Buffer …
52__IOM uint32_t WDATA; /**< Write Data Register …
54__IOM uint32_t IF; /**< Interrupt Flag Register …
55__IOM uint32_t IEN; /**< Interrupt Enable Register …
58__IOM uint32_t CMD; /**< Command Register …
59__IOM uint32_t LOCK; /**< Configuration Lock Register …
[all …]
Defr32fg23_ldma.h47__IOM uint32_t CFG; /**< Channel Configuration Register …
48__IOM uint32_t LOOP; /**< Channel Loop Counter Register …
49__IOM uint32_t CTRL; /**< Channel Descriptor Control Word Register …
50__IOM uint32_t SRC; /**< Channel Descriptor Source Address …
51__IOM uint32_t DST; /**< Channel Descriptor Destination Address …
52__IOM uint32_t LINK; /**< Channel Descriptor Link Address …
59__IOM uint32_t EN; /**< DMA module enable disable Register …
60__IOM uint32_t CTRL; /**< DMA Control Register …
62__IOM uint32_t SYNCSWSET; /**< DMA Sync Trig Sw Set Register …
63__IOM uint32_t SYNCSWCLR; /**< DMA Sync Trig Sw Clear register …
[all …]
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32ZG23/Include/
Defr32zg23_prs.h46__IOM uint32_t CTRL; /**< Async Channel Control Register …
51__IOM uint32_t CTRL; /**< Sync Channel Control Register …
58__IOM uint32_t ASYNC_SWPULSE; /**< Software Pulse Register …
59__IOM uint32_t ASYNC_SWLEVEL; /**< Software Level Register …
64__IOM uint32_t CONSUMER_CMU_CALDN; /**< CALDN consumer register …
65__IOM uint32_t CONSUMER_CMU_CALUP; /**< CALUP Consumer register …
66__IOM uint32_t CONSUMER_EUSART0_CLK; /**< CLK consumer register …
67__IOM uint32_t CONSUMER_EUSART0_RX; /**< RX Consumer register …
68__IOM uint32_t CONSUMER_EUSART0_TRIGGER; /**< TRIGGER Consumer register …
69__IOM uint32_t CONSUMER_EUSART1_CLK; /**< CLK consumer register …
[all …]
Defr32zg23_lcd.h47__IOM uint32_t EN; /**< Enable …
48__IOM uint32_t SWRST; /**< Software Reset …
49__IOM uint32_t CTRL; /**< Control Register …
50__IOM uint32_t CMD; /**< Command register …
51__IOM uint32_t DISPCTRL; /**< Display Control Register …
52__IOM uint32_t BACFG; /**< Blink and Animation Config Register …
53__IOM uint32_t BACTRL; /**< Blink and Animation Control Register …
55__IOM uint32_t AREGA; /**< Animation Register A …
56__IOM uint32_t AREGB; /**< Animation Register B …
57__IOM uint32_t IF; /**< Interrupt Enable Register …
[all …]
Defr32zg23_letimer.h47__IOM uint32_t EN; /**< module en …
48__IOM uint32_t SWRST; /**< Software Reset Register …
49__IOM uint32_t CTRL; /**< Control Register …
50__IOM uint32_t CMD; /**< Command Register …
52__IOM uint32_t CNT; /**< Counter Value Register …
53__IOM uint32_t COMP0; /**< Compare Value Register 0 …
54__IOM uint32_t COMP1; /**< Compare Value Register 1 …
55__IOM uint32_t TOP; /**< Counter TOP Value Register …
56__IOM uint32_t TOPBUFF; /**< Buffered Counter TOP Value …
57__IOM uint32_t REP0; /**< Repeat Counter Register 0 …
[all …]
Defr32zg23_msc.h47__IOM uint32_t READCTRL; /**< Read Control Register …
48__IOM uint32_t RDATACTRL; /**< Read Data Control Register …
49__IOM uint32_t WRITECTRL; /**< Write Control Register …
50__IOM uint32_t WRITECMD; /**< Write Command Register …
51__IOM uint32_t ADDRB; /**< Page Erase/Write Address Buffer …
52__IOM uint32_t WDATA; /**< Write Data Register …
54__IOM uint32_t IF; /**< Interrupt Flag Register …
55__IOM uint32_t IEN; /**< Interrupt Enable Register …
58__IOM uint32_t CMD; /**< Command Register …
59__IOM uint32_t LOCK; /**< Configuration Lock Register …
[all …]
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32MG29/Include/
Defr32mg29_prs.h46__IOM uint32_t CTRL; /**< Async Channel Control Register …
51__IOM uint32_t CTRL; /**< Sync Channel Control Register …
58__IOM uint32_t ASYNC_SWPULSE; /**< Software Pulse Register …
59__IOM uint32_t ASYNC_SWLEVEL; /**< Software Level Register …
64__IOM uint32_t CONSUMER_CMU_CALDN; /**< CALDN consumer register …
65__IOM uint32_t CONSUMER_CMU_CALUP; /**< CALUP Consumer register …
66__IOM uint32_t CONSUMER_EUSART0_CLK; /**< CLK consumer register …
67__IOM uint32_t CONSUMER_EUSART0_RX; /**< RX Consumer register …
68__IOM uint32_t CONSUMER_EUSART0_TRIGGER; /**< TRIGGER Consumer register …
69__IOM uint32_t CONSUMER_EUSART1_CLK; /**< CLK consumer register …
[all …]
Defr32mg29_msc.h47__IOM uint32_t READCTRL; /**< Read Control Register …
48__IOM uint32_t RDATACTRL; /**< Read Data Control Register …
49__IOM uint32_t WRITECTRL; /**< Write Control Register …
50__IOM uint32_t WRITECMD; /**< Write Command Register …
51__IOM uint32_t ADDRB; /**< Page Erase/Write Address Buffer …
52__IOM uint32_t WDATA; /**< Write Data Register …
54__IOM uint32_t IF; /**< Interrupt Flag Register …
55__IOM uint32_t IEN; /**< Interrupt Enable Register …
58__IOM uint32_t CMD; /**< Command Register …
59__IOM uint32_t LOCK; /**< Configuration Lock Register …
[all …]
Defr32mg29_ldma.h47__IOM uint32_t CFG; /**< Channel Configuration Register …
48__IOM uint32_t LOOP; /**< Channel Loop Counter Register …
49__IOM uint32_t CTRL; /**< Channel Descriptor Control Word Register …
50__IOM uint32_t SRC; /**< Channel Descriptor Source Address …
51__IOM uint32_t DST; /**< Channel Descriptor Destination Address …
52__IOM uint32_t LINK; /**< Channel Descriptor Link Address …
59__IOM uint32_t EN; /**< DMA module enable disable Register …
60__IOM uint32_t CTRL; /**< DMA Control Register …
62__IOM uint32_t SYNCSWSET; /**< DMA Sync Trig Sw Set Register …
63__IOM uint32_t SYNCSWCLR; /**< DMA Sync Trig Sw Clear register …
[all …]
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32BG29/Include/
Defr32bg29_prs.h46__IOM uint32_t CTRL; /**< Async Channel Control Register …
51__IOM uint32_t CTRL; /**< Sync Channel Control Register …
58__IOM uint32_t ASYNC_SWPULSE; /**< Software Pulse Register …
59__IOM uint32_t ASYNC_SWLEVEL; /**< Software Level Register …
64__IOM uint32_t CONSUMER_CMU_CALDN; /**< CALDN consumer register …
65__IOM uint32_t CONSUMER_CMU_CALUP; /**< CALUP Consumer register …
66__IOM uint32_t CONSUMER_EUSART0_CLK; /**< CLK consumer register …
67__IOM uint32_t CONSUMER_EUSART0_RX; /**< RX Consumer register …
68__IOM uint32_t CONSUMER_EUSART0_TRIGGER; /**< TRIGGER Consumer register …
69__IOM uint32_t CONSUMER_EUSART1_CLK; /**< CLK consumer register …
[all …]
Defr32bg29_msc.h47__IOM uint32_t READCTRL; /**< Read Control Register …
48__IOM uint32_t RDATACTRL; /**< Read Data Control Register …
49__IOM uint32_t WRITECTRL; /**< Write Control Register …
50__IOM uint32_t WRITECMD; /**< Write Command Register …
51__IOM uint32_t ADDRB; /**< Page Erase/Write Address Buffer …
52__IOM uint32_t WDATA; /**< Write Data Register …
54__IOM uint32_t IF; /**< Interrupt Flag Register …
55__IOM uint32_t IEN; /**< Interrupt Enable Register …
58__IOM uint32_t CMD; /**< Command Register …
59__IOM uint32_t LOCK; /**< Configuration Lock Register …
[all …]
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32MG24/Include/
Defr32mg24_prs.h46__IOM uint32_t CTRL; /**< Async Channel Control Register …
51__IOM uint32_t CTRL; /**< Sync Channel Control Register …
58__IOM uint32_t ASYNC_SWPULSE; /**< Software Pulse Register …
59__IOM uint32_t ASYNC_SWLEVEL; /**< Software Level Register …
64__IOM uint32_t CONSUMER_CMU_CALDN; /**< CALDN consumer register …
65__IOM uint32_t CONSUMER_CMU_CALUP; /**< CALUP Consumer register …
66__IOM uint32_t CONSUMER_EUSART0_CLK; /**< CLK consumer register …
67__IOM uint32_t CONSUMER_EUSART0_RX; /**< RX Consumer register …
68__IOM uint32_t CONSUMER_EUSART0_TRIGGER; /**< TRIGGER Consumer register …
69__IOM uint32_t CONSUMER_EUSART1_CLK; /**< CLK consumer register …
[all …]
Defr32mg24_msc.h47__IOM uint32_t READCTRL; /**< Read Control Register …
48__IOM uint32_t RDATACTRL; /**< Read Data Control Register …
49__IOM uint32_t WRITECTRL; /**< Write Control Register …
50__IOM uint32_t WRITECMD; /**< Write Command Register …
51__IOM uint32_t ADDRB; /**< Page Erase/Write Address Buffer …
52__IOM uint32_t WDATA; /**< Write Data Register …
54__IOM uint32_t IF; /**< Interrupt Flag Register …
55__IOM uint32_t IEN; /**< Interrupt Enable Register …
58__IOM uint32_t CMD; /**< Command Register …
59__IOM uint32_t LOCK; /**< Configuration Lock Register …
[all …]
Defr32mg24_letimer.h47__IOM uint32_t EN; /**< module en …
48__IOM uint32_t SWRST; /**< Software Reset Register …
49__IOM uint32_t CTRL; /**< Control Register …
50__IOM uint32_t CMD; /**< Command Register …
52__IOM uint32_t CNT; /**< Counter Value Register …
53__IOM uint32_t COMP0; /**< Compare Value Register 0 …
54__IOM uint32_t COMP1; /**< Compare Value Register 1 …
55__IOM uint32_t TOP; /**< Counter TOP Value Register …
56__IOM uint32_t TOPBUFF; /**< Buffered Counter TOP Value …
57__IOM uint32_t REP0; /**< Repeat Counter Register 0 …
[all …]
Defr32mg24_ldma.h47__IOM uint32_t CFG; /**< Channel Configuration Register …
48__IOM uint32_t LOOP; /**< Channel Loop Counter Register …
49__IOM uint32_t CTRL; /**< Channel Descriptor Control Word Register …
50__IOM uint32_t SRC; /**< Channel Descriptor Source Address …
51__IOM uint32_t DST; /**< Channel Descriptor Destination Address …
52__IOM uint32_t LINK; /**< Channel Descriptor Link Address …
59__IOM uint32_t EN; /**< DMA module enable disable Register …
60__IOM uint32_t CTRL; /**< DMA Control Register …
62__IOM uint32_t SYNCSWSET; /**< DMA Sync Trig Sw Set Register …
63__IOM uint32_t SYNCSWCLR; /**< DMA Sync Trig Sw Clear register …
[all …]
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32MG21/Include/
Defr32mg21_prs.h46__IOM uint32_t CTRL; /**< Async Channel Control Register …
51__IOM uint32_t CTRL; /**< Sync Channel Control Register …
58__IOM uint32_t ASYNC_SWPULSE; /**< Software Pulse Register …
59__IOM uint32_t ASYNC_SWLEVEL; /**< Software Level Register …
64__IOM uint32_t CONSUMER_CMU_CALDN; /**< CMU CALDN Consumer Selection …
65__IOM uint32_t CONSUMER_CMU_CALUP; /**< CMU CALUP Consumer Selection …
67__IOM uint32_t CONSUMER_IADC0_SCANTRIGGER; /**< IADC0 SCANTRIGGER Consumer Selection …
68__IOM uint32_t CONSUMER_IADC0_SINGLETRIGGER; /**< IADC0 SINGLETRIGGER Consumer Selection…
69__IOM uint32_t CONSUMER_LDMAXBAR_DMAREQ0; /**< DMAREQ0 Consumer Selection …
70__IOM uint32_t CONSUMER_LDMAXBAR_DMAREQ1; /**< DMAREQ1 Consumer Selection …
[all …]
Defr32mg21_msc.h48__IOM uint32_t READCTRL; /**< Read Control Register …
49__IOM uint32_t WRITECTRL; /**< Write Control Register …
50__IOM uint32_t WRITECMD; /**< Write Command Register …
51__IOM uint32_t ADDRB; /**< Page Erase/Write Address Buffer …
52__IOM uint32_t WDATA; /**< Write Data Register …
54__IOM uint32_t IF; /**< Interrupt Flag Register …
55__IOM uint32_t IEN; /**< Interrupt Enable Register …
58__IOM uint32_t CMD; /**< Command Register …
59__IOM uint32_t LOCK; /**< Configuration Lock Register …
60__IOM uint32_t MISCLOCKWORD; /**< Mass erase and User data page lock word …
[all …]
Defr32mg21_cmu.h50__IOM uint32_t LOCK; /**< Configuration Lock Register …
51__IOM uint32_t WDOGLOCK; /**< WDOG Configuration Lock Register …
53__IOM uint32_t IF; /**< Interrupt Flag Register …
54__IOM uint32_t IEN; /**< Interrupt Enable Register …
56__IOM uint32_t CALCMD; /**< Calibration Command Register …
57__IOM uint32_t CALCTRL; /**< Calibration Control Register …
60__IOM uint32_t SYSCLKCTRL; /**< System Clock Control …
62__IOM uint32_t TRACECLKCTRL; /**< Debug Trace Clock Control …
64__IOM uint32_t EXPORTCLKCTRL; /**< Export Clock Control …
66__IOM uint32_t DPLLREFCLKCTRL; /**< Digital PLL Reference Clock Control …
[all …]
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32BG22/Include/
Defr32bg22_prs.h46__IOM uint32_t CTRL; /**< Async Channel Control Register …
51__IOM uint32_t CTRL; /**< Sync Channel Control Register …
58__IOM uint32_t ASYNC_SWPULSE; /**< Software Pulse Register …
59__IOM uint32_t ASYNC_SWLEVEL; /**< Software Level Register …
64__IOM uint32_t CONSUMER_CMU_CALDN; /**< CMU CALDN Consumer Selection …
65__IOM uint32_t CONSUMER_CMU_CALUP; /**< CMU CALUP Consumer Selection …
67__IOM uint32_t CONSUMER_IADC0_SCANTRIGGER; /**< IADC0 SCANTRIGGER Consumer Selection …
68__IOM uint32_t CONSUMER_IADC0_SINGLETRIGGER; /**< IADC0 SINGLETRIGGER Consumer Selection…
69__IOM uint32_t CONSUMER_LDMAXBAR_DMAREQ0; /**< DMAREQ0 Consumer Selection …
70__IOM uint32_t CONSUMER_LDMAXBAR_DMAREQ1; /**< DMAREQ1 Consumer Selection …
[all …]
/hal_silabs-latest/simplicity_sdk/platform/Device/SiliconLabs/EFR32BG27/Include/
Defr32bg27_prs.h46__IOM uint32_t CTRL; /**< Async Channel Control Register …
51__IOM uint32_t CTRL; /**< Sync Channel Control Register …
58__IOM uint32_t ASYNC_SWPULSE; /**< Software Pulse Register …
59__IOM uint32_t ASYNC_SWLEVEL; /**< Software Level Register …
64__IOM uint32_t CONSUMER_CMU_CALDN; /**< CALDN consumer register …
65__IOM uint32_t CONSUMER_CMU_CALUP; /**< CALUP Consumer register …
66__IOM uint32_t CONSUMER_EUSART0_CLK; /**< CLK consumer register …
67__IOM uint32_t CONSUMER_EUSART0_RX; /**< RX Consumer register …
68__IOM uint32_t CONSUMER_EUSART0_TRIGGER; /**< TRIGGER Consumer register …
69__IOM uint32_t CONSUMER_FRC_RXRAW; /**< RXRAW consumer register …
[all …]
Defr32bg27_msc.h47__IOM uint32_t READCTRL; /**< Read Control Register …
48__IOM uint32_t RDATACTRL; /**< Read Data Control Register …
49__IOM uint32_t WRITECTRL; /**< Write Control Register …
50__IOM uint32_t WRITECMD; /**< Write Command Register …
51__IOM uint32_t ADDRB; /**< Page Erase/Write Address Buffer …
52__IOM uint32_t WDATA; /**< Write Data Register …
54__IOM uint32_t IF; /**< Interrupt Flag Register …
55__IOM uint32_t IEN; /**< Interrupt Enable Register …
58__IOM uint32_t CMD; /**< Command Register …
59__IOM uint32_t LOCK; /**< Configuration Lock Register …
[all …]

12345678910>>...36