Home
last modified time | relevance | path

Searched refs:_EMU_VMONIO0CTRL_RISEWU_DEFAULT (Results 1 – 25 of 71) sorted by relevance

123

/hal_silabs-latest/gecko/Device/SiliconLabs/EFR32FG1P/Include/
Defr32fg1p_emu.h1030 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL /… macro
1031 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2) /…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32PG1B/Include/
Defm32pg1b_emu.h1030 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL /… macro
1031 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2) /…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFR32MG12P/Include/
Defr32mg12p_emu.h1123 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
1124 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFR32FG13P/Include/
Defr32fg13p_emu.h1106 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
1107 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32JG12B/Include/
Defm32jg12b_emu.h1123 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
1124 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFR32BG13P/Include/
Defr32bg13p_emu.h1106 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
1107 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32PG12B/Include/
Defm32pg12b_emu.h1123 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
1124 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32GG12B/Include/
Defm32gg12b_emu.h1234 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
1235 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b390f1024gl112.h3310 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
3311 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b390f512gl112.h3310 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
3311 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b530f512il120.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b530f512im64.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b530f512iq100.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b530f512iq64.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b530f512gq100.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b530f512gq64.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b530f512il112.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b110f1024gm64.h4141 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4142 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b110f1024gq64.h4141 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4142 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b530f512gl112.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b530f512gl120.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b530f512gm64.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b510f1024gq100.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
Defm32gg12b510f1024gq64.h4149 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
4150 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…
/hal_silabs-latest/gecko/Device/SiliconLabs/EFM32GG11B/Include/
Defm32gg11b_emu.h1242 #define _EMU_VMONIO0CTRL_RISEWU_DEFAULT 0x00000000UL … macro
1243 #define EMU_VMONIO0CTRL_RISEWU_DEFAULT (_EMU_VMONIO0CTRL_RISEWU_DEFAULT << 2)…

123